

# AU5425: 5 Output Ultra Low Jitter LVCMOS, Fan-Out Buffer

#### **General Description**

The AU5425 is a 5 output low-jitter clock, fan-out buffer, intended to be used in low jitter, high frequency clock/data distribution. The low impedance LVCMOS outputs are designed to drive 50  $\Omega$  series or parallel terminated transmission lines.

The buffer can choose a clock input from primary, secondary or crystal source. The primary and secondary clock sources can be single ended or fully differential. The selected clock is distributed to 5 LVCMOS output drivers.

The AU5425 operates from a 3.3 V/2.5 V core supply and 3.3 V/2.5 V output supply. The core supply and output supply are independent of each other and no supply sequencing is required.

Nomenclature:

AU5425: 24 pin, 4 mm x 4 mm, QFN

Applications:

- Carrier Ethernet
- 5G Wireless Infrastructure, Small Cells

#### **Features**

- Additive jitter performance of 50 fs RMS.
- Typical output skew between clock outputs is 30 ps
- Level translation with core supply voltage of 3.3 V/2.5 V and 3.3 V/2.5 V / 1.8 V/ 1.5 V output supply for LVCMOS output drivers.
- The device inputs consists of primary, secondary and crystal inputs.
- The inputs are selected by programming input select pins of AU5425. The input clock receiver in AU5425 can accept LVPECL, LVDS, LVCMOS, SSTL, HCSL and OSC waveforms.
- Crystal frequencies from 8 MHz to 50 MHz are supported.
- Crystal input can be over driven with frequency up to 250 MHz in crystal bypass mode
- AU5425 buffer is available in a 24-pin, 4 mm x 4 mm QFN package.



Figure 1 Functional Block Diagram



# **Table of Contents**

| General Description                                                                                                      | 1    |
|--------------------------------------------------------------------------------------------------------------------------|------|
| Features                                                                                                                 | 1    |
| Table of Contents                                                                                                        | 2    |
| List of Tables                                                                                                           | 3    |
| List of Figures                                                                                                          | 4    |
| 1 Detailed Pin Description                                                                                               | 5    |
| 2 Electrical Characteristics                                                                                             | 7    |
| 3 Functional Description                                                                                                 | . 12 |
| 3.1 Functional Block Diagram                                                                                             | 12   |
| 3.2 VDD and VDDO Power Supplies                                                                                          |      |
| 3.3 Clock Inputs                                                                                                         |      |
| 3.4 Clock States (Input vs Output States)                                                                                |      |
| 3.5 Output Enable                                                                                                        |      |
| 4 Application Information                                                                                                |      |
| 4.1 Driving the Clock Inputs                                                                                             |      |
| 4.1.1 Driving Clock Inputs with LVCMOS Driver (AC coupled)<br>4.1.2 Driving Clock Inputs with LVCMOS Driver (DC coupled) |      |
| 4.1.3 Driving OSC_IN with LVCMOS Driver (AC coupled)                                                                     |      |
| 4.1.4 LVDS (DC coupled)                                                                                                  |      |
| 4.1.5 HCSL (DC coupled)                                                                                                  | . 21 |
| 4.1.6 LVPECL (DC coupled)                                                                                                |      |
| 4.1.7 SSTL (DC coupled)                                                                                                  |      |
| 4.1.8 LVDS (AC coupled)<br>4.1.9 LVPECL (AC coupled)                                                                     |      |
| 4.1.9 LVPECL (AC coupled)                                                                                                |      |
| 4.2.1 AU5425 Output ODR Termination for AC Coupled mode                                                                  |      |
| 4.2.2 AU5425 Output ODR Termination for DC Coupled mode                                                                  |      |
| 4.2.3 CMOS (Capacitive load)                                                                                             | . 27 |
| 4.3 Power Considerations                                                                                                 |      |
| 4.4 Core Current in XO Mode                                                                                              |      |
| 4.5 Parameter Measurement Information                                                                                    |      |
| 4.5.2 Skew and Input to Output Delay                                                                                     |      |
| 4.5.3 Rise and Fall Times                                                                                                |      |
| 5 Hot Swap Recommendations                                                                                               | . 29 |
| 5.1 Introduction                                                                                                         |      |
| 5.2 Typical Differential Input Clock                                                                                     |      |
| 5.3 Input Clock Termination with Hot Swap Protection                                                                     |      |
| 5.3.1 LVPECL Termination Example                                                                                         |      |
| 5.3.2 LVDS Input Clock Termination Example<br>5.3.3 HCSL Input Clock Termination Example                                 |      |
| 5.3.4 LVCMOS Input Clock Termination with Hot Swap Protection                                                            |      |
| 5.4 LVCMOS Output Clock Termination with Hot Swap Protection                                                             |      |
| 6 Operation in Multiple V <sub>DDO</sub> Supply Domains                                                                  |      |
| 7 Package Information                                                                                                    |      |
| 8 Ordering Information                                                                                                   |      |
| 9 Revision History                                                                                                       |      |
|                                                                                                                          | . 01 |



# **List of Tables**

| Table 1 Detailed Pin Description                  | 5  |
|---------------------------------------------------|----|
| Table 2 Absolute Maximum Ratings                  | 7  |
| Table 3 Recommended Operating Supply Temperatures | 7  |
| Table 4 ESD Ratings                               | 7  |
| Table 5 Thermal Characteristics                   | 7  |
| Table 6 DC Electrical Characteristics             | 7  |
| Table 7 Digital Inputs (0E, SEL)                  | .8 |
| Table 8 Input Clock Characteristics               |    |
| Table 9 Output Clock Characteristics - LVCMOS 1   | 10 |
| Table 10 Input Clock Selection 1                  | 12 |
| Table 11 Input vs Output Stages 1                 | 13 |
| Table 12 OE Functionality 1                       | 13 |
| Table 13 Ordering Information for AU5425          | 36 |
| Table 14 Revision History                         | 37 |



# List of Figures

| Figure 1 Functional Block Diagram                                                            | 1    |
|----------------------------------------------------------------------------------------------|------|
| Figure 2 AU5425 Top View                                                                     | 5    |
| Figure 3 Functional Block Diagram                                                            | . 12 |
| Figure 4 OE: Output Disable (AU5425)                                                         | . 13 |
| Figure 5 OE: Output Enable                                                                   |      |
| Figure 6 AC coupling LVCMOS clock to AU5425                                                  | . 15 |
| Figure 7 AC coupling of LVCMOS clock with single 50 $\Omega$ resistor termination to ground  | . 16 |
| Figure 8 DC coupling of LVCMOS clock to AU5425 – configuration 1                             | . 17 |
| Figure 9 DC coupled LVCMOS input clock configuration – configuration 2                       | . 18 |
| Figure 10 DC coupled LVCMOS input clock with series RC termination – configuration 3         | . 18 |
| Figure 11: Direct coupling of LVCMOS clock to AU5425                                         | . 19 |
| Figure 12 Single ended LVCMOS input – configuration 1, AC coupling to crystal input          | . 20 |
| Figure 13 Single ended LVCMOS input – configuration 2, AC coupling to crystal input          | . 20 |
| Figure 14 Termination scheme for DC coupled LVDS                                             |      |
| Figure 15 Termination scheme for DC coupled HCSL                                             | . 21 |
| Figure 16 Termination scheme for DC coupled LVPECL                                           | . 21 |
| Figure 17 Termination scheme for DC coupled LVPECL, Thevenin equivalent                      |      |
| Figure 18 Example of input clock termination for SSTL clock.                                 |      |
| Figure 19 Termination scheme for AC coupled LVDS                                             | . 23 |
| Figure 20 Termination scheme for AC coupled LVPECL, Thevenin Equivalent                      | . 23 |
| Figure 21 AC coupling of LVCMOS clock with single 50 $\Omega$ resistor termination to ground | . 24 |
| Figure 22 DC coupling of LVCMOS output clock termination – configuration 1                   | . 25 |
| Figure 23 DC coupled LVCMOS output clock configuration – configuration 2                     | . 26 |
| Figure 24 DC coupled LVCMOS output clock with series RC termination – configuration 3        |      |
| Figure 25 Typical application load                                                           | . 27 |
| Figure 26 Parameters related to differential input level                                     |      |
| Figure 27 Parameter definitions of propagation delay and skew                                | . 28 |
| Figure 28 Parameter definitions related to rise and fall times                               |      |
| Figure 29 Typical input differential clock                                                   | . 29 |
| Figure 30 LVPECL termination with hot swap protection                                        | . 30 |
| Figure 31 LVDS termination with hot swap protection                                          | . 30 |
| Figure 32 HCSL termination with hot swap protection                                          | . 31 |
| Figure 33 LVCMOS Input Clock Termination with Hot Swap Protection                            | . 32 |
| Figure 34 Different types of LVCMOS output clock termination with hot swap protection        | . 33 |
| Figure 35 Example of multi supply operation of AU5425                                        | . 34 |
| Figure 36 AU5425 24 Pin QFN Package Information                                              | . 35 |



# **1** Detailed Pin Description



#### Figure 2 AU5425 Top View

#### **Table 1 Detailed Pin Description**

| Pin Name            | I/О Туре | AU5425                 | Function                                                     | Comments |
|---------------------|----------|------------------------|--------------------------------------------------------------|----------|
| DAP                 | —        | DAP                    | The DAP should be grounded                                   |          |
| V <sub>DDO</sub>    | Power    | 2, 6                   | Power Supply for Bank A (CLKout0<br>and CLKout1) CLKout pins |          |
| CLK <sub>OUT0</sub> | Output   | 3                      | LVCMOS Output                                                |          |
| GND                 | GND      | 1,4,7,11,<br>12, 16,19 | Ground                                                       |          |
| CLK <sub>OUT1</sub> | Output   | 5                      | LVCMOS Output                                                |          |
| V <sub>DD</sub>     | Power    | 8,23                   | Supply for operating core and input buffer                   |          |
| OSCIN               | Input    | 9                      | Input for Crystal                                            |          |
| OSCOUT              | Output   | 10                     | Output for Crystal                                           |          |
| CLK <sub>OUT2</sub> | Output   | 13                     | LVCMOS Output                                                |          |



| Pin Name            | I/O Type | AU5425 | Function                                                                                          | Comments |
|---------------------|----------|--------|---------------------------------------------------------------------------------------------------|----------|
| Vddo                | Power    | 14,18  | Power Supply for Bank B (CLK <sub>OUT</sub> 2<br>to CLK <sub>OUT</sub> 4) CLK <sub>OUT</sub> pins |          |
| CLK <sub>OUT3</sub> | Output   | 15     | LVCMOS Output                                                                                     |          |
| CLK <sub>OUT4</sub> | Output   | 17     | LVCMOS Output                                                                                     |          |
| CLK <sub>IN</sub> ∗ | Input    | 20     | Complementary Input pin                                                                           |          |
| CLKIN               | Input    | 21     | Input Pin                                                                                         |          |
| SEL                 | Input    | 22     | Input Clock Selection. This pin has an internal pulldown resistor <sup>(1)</sup>                  |          |
| OE                  | Input    | 24     | Output Enable. This pin has an internal pulldown resistor <sup>(1)</sup>                          |          |

Notes:

1. CMOS Control Input with Internal Pulldown Resistor



# **2 Electrical Characteristics**

#### Table 2 Absolute Maximum Ratings

| Parameter                                   | Conditions | Symbol           | Min  | Тур | Max     | Units |  |  |  |
|---------------------------------------------|------------|------------------|------|-----|---------|-------|--|--|--|
| Absolute Maximum Ratings                    |            |                  |      |     |         |       |  |  |  |
| Core Supply Voltage                         |            | V <sub>DD</sub>  | -0.5 |     | 3.6     | V     |  |  |  |
| Output Supply Voltage                       |            | V <sub>DDO</sub> | -0.5 |     | 3.6     | V     |  |  |  |
| Input voltage, All Inputs,<br>except OSC_IN |            | V <sub>IN</sub>  | -0.3 |     | VDD+0.3 | V     |  |  |  |
| OSC_IN                                      |            | V <sub>IN</sub>  | -0.3 |     | 1.5     | V     |  |  |  |
| Storage temperature                         |            | Tstg             | -55  |     | 150     | °C    |  |  |  |
| Junction Temperature                        |            | TJ               |      |     | 125     | °C    |  |  |  |

Notes:

1. Exceeding maximum ratings may shorten the useful life of the device.

 Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or at any other conditions beyond those indicated under the DC Electrical Characteristics is not implied. Exposure to Absolute-Maximum-Rated conditions for extended periods may affect device reliability or cause permanent device damage.

| Parameter             | Conditions      | Symbol           | Min   | Тур | Max   | Units |
|-----------------------|-----------------|------------------|-------|-----|-------|-------|
| Ambient Temperature   |                 | TA               | -40   | 27  | 85    | °C    |
| Core Supply Voltage   |                 | M                | 3.135 | 3.3 | 3.465 | V     |
|                       | V <sub>DD</sub> | VDD              | 2.375 | 2.5 | 2.625 | V     |
|                       |                 |                  | 3.135 | 3.3 | 3.465 | V     |
| Output Supply Voltage |                 |                  | 2.375 | 2.5 | 2.625 | V     |
| Output Supply Voltage |                 | V <sub>DDO</sub> | 1.6   | 1.8 | 2     | V     |
|                       |                 |                  | 1.35  | 1.5 | 1.65  | V     |

#### **Table 3 Recommended Operating Supply Temperatures**

#### **Table 4 ESD Ratings**

| Parameter                | Conditions         | Symbols | Value | Units |
|--------------------------|--------------------|---------|-------|-------|
| Flootro Statio Diaghorgo | Human Body Model   |         | 2000  | V     |
| Electro Static Discharge | Charged Body Model |         | 500   | V     |

#### **Table 5 Thermal Characteristics**

| Parameter                              | Conditions | Symbol           | Min | Тур  | Max | Units |
|----------------------------------------|------------|------------------|-----|------|-----|-------|
| Junction to ambient thermal resistance |            | $\theta_{_{JA}}$ |     | 43.4 |     | °C/W  |

#### **Table 6 DC Electrical Characteristics**

Unless otherwise specified:  $V_{DD} = 3.3 \text{ V} \pm 5\%$ , 2.5 V  $\pm 5\%$ ,  $V_{DDO} = 3.3 \text{ V} \pm 5\%$ , 2.5 V  $\pm 5\%$ , 1.8 V  $\pm 10\%$ , 1.5 V  $\pm 10\%$ , -40 °C  $\leq$  TA  $\leq 85$  °C, CLK0/1 driven differentially, input slew rate  $\geq 2$  V/ns. Typical values represent most likely parametric norms at  $V_{DD} = 3.3$  V,  $V_{DDO} = 3.3$  V, TA = 25 °C.

| Parameters                                                 | Conditions                                                                 | Sym           | Min | Тур | Max  | Units |
|------------------------------------------------------------|----------------------------------------------------------------------------|---------------|-----|-----|------|-------|
| Current Consumption                                        |                                                                            |               |     |     |      |       |
| Static current taken by<br>core supply when no<br>toggling | $V_{DD} = 3.3 \text{ V},$<br>$V_{DDO} = 3.3 \text{ V}, \text{ F}_{IN} = 0$ | ICORE, STATIC |     | 16  | 19.8 | mA    |



| Parameters                                                          | Conditions                                                                         | Sym                     | Min                 | Тур  | Max                 | Units |
|---------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------|---------------------|------|---------------------|-------|
| Static current taken by<br>output driver supply<br>when no toggling | V <sub>DD</sub> = 3.3 V,<br>V <sub>DDO</sub> = 3.3 V, F <sub>IN</sub> = 0          | IODR,STATIC             |                     | 3.5  | 4.2                 | mA    |
| Current taken by core<br>supply, if OSC is<br>enabled               | -                                                                                  | ICORE,STATIC<br>,OSC(1) |                     | 11.5 | 14                  | mA    |
| Power Dissipation<br>Capacitance per output                         | V <sub>DD</sub> = 3.3 V,<br>V <sub>DDO</sub> = 3.3 V,<br>F <sub>IN</sub> = 200 MHz | CPD(1)                  |                     | 4    | 5.2                 | pF    |
| Dynamic current taken by core supply                                | $V_{DD} = 3.3 V,$<br>$V_{DDO} = 3.3 V,$<br>$F_{IN} = 100 \text{ MHz}$              | I <sub>CORE,DYN</sub>   |                     | 1.3  | 1.56                | mA    |
| Input Control Pin Charact                                           | eristics                                                                           |                         |                     |      |                     |       |
| High level input voltage                                            |                                                                                    | VIH                     | 0.7*V <sub>DD</sub> |      | V <sub>DD</sub>     | V     |
| Low level input voltage                                             |                                                                                    | VIL                     | GND                 |      | 0.3*V <sub>DD</sub> | V     |
| High level input current                                            | VIH = V <sub>DD</sub> = 3.3 V                                                      | Ін                      |                     | 30   | 50                  | uA    |
| Low level input current                                             |                                                                                    | lıL                     | -20                 | 0.1  |                     | uA    |
| Pull down resistance                                                |                                                                                    | Rpulldown               |                     | 200  |                     | ΚΩ    |
| Input capacitance                                                   |                                                                                    | CIN                     |                     | 2    |                     | pF    |

Notes:

1. Specification is guaranteed by Characterization and not tested in production

#### Table 7 Digital Inputs (0E, SEL)

| Parameter                   | Conditions                | Sym | Min     | Тур | Мах     | Units |
|-----------------------------|---------------------------|-----|---------|-----|---------|-------|
| Input Low Voltage           |                           | VIL | GND     |     | 0.3*VDD | V     |
| Input High Voltage          |                           | VIH | 0.7*VDD |     | VDD     | V     |
|                             |                           |     |         |     |         |       |
| High Level Input<br>Current | $V_{IH} = V_{DD} = 3.3 V$ | Ін  |         | 30  | 50      | uA    |
| Low Level Input<br>Current  |                           | lı_ | -20     | 0.1 |         | uA    |

#### Table 8 Input Clock Characteristics

Unless otherwise specified:  $V_{DD} = 3.3 \text{ V} \pm 5\%$ , 2.5 V  $\pm 5\%$ ,  $V_{DDO} = 3.3 \text{ V} \pm 5\%$ , 2.5 V  $\pm 5\%$ , 1.8 V  $\pm 10\%$ , 1.5 V  $\pm 10\%$ , -40 °C  $\leq$  TA  $\leq 85$  °C, CLK0/1 driven differentially, input slew rate  $\geq 2$  V/ns. Typical values represent most likely parametric norms at  $V_{DD} = 3.3$  V,  $V_{DDO} = 3.3$  V, TA = 25 °C.

| Parameters                                                           | Conditions                                                   | Sym        | Min  | Тур | Max                   | Units |
|----------------------------------------------------------------------|--------------------------------------------------------------|------------|------|-----|-----------------------|-------|
| DC Characteristics of universal input clock pins                     |                                                              |            |      |     |                       |       |
| High level input current                                             | $V_{IH} = V_{DD} = 3.465 V$                                  | IIH        |      |     | 650                   | uA    |
| Low level input current                                              |                                                              | IIL        | -650 |     |                       | uA    |
| Pull up or pull down resistor on CLK0/1                              |                                                              | RPULLUP_PU |      | 7.5 |                       | ΚΩ    |
| Differential Input<br>Voltage Swing (peak to<br>peak) <sup>(1)</sup> |                                                              | VIDIFF     | 0.15 |     | 1.3                   | V     |
| Differential Input<br>Common Mode<br>Voltage <sup>(2)</sup>          | VIDIFF = 150 mV                                              | VICM       | 0.25 |     | V <sub>DD</sub> -0.85 | V     |
| Single Ended Input<br>High Voltage <sup>(2)</sup>                    | Inverting differential input held at VDD/2, $V_{DD} = 3.3 V$ | VIHSE      | 2    |     | V <sub>DD</sub> +0.3  | V     |



| Parameters                                                                                         | Conditions                                                                                                                                                                        | Sym                 | Min  | Тур             | Max                  | Units |
|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-----------------|----------------------|-------|
|                                                                                                    | Inverting differential input held at VDD/2, $V_{DD} = 2.5V$                                                                                                                       |                     | 1.6  |                 | V <sub>DD</sub> +0.3 | V     |
| Single Ended Input Low                                                                             | Inverting differential input held at VDD/2, $V_{DD} = 3.3V$                                                                                                                       | Vilse               | -0.3 |                 | 1.3                  | V     |
| Voltage <sup>(2)</sup>                                                                             | Inverting differential input held at VDD/2, $V_{DD} = 2.5V$                                                                                                                       |                     | -0.3 |                 | 0.9                  | V     |
| AC Characteristics of u                                                                            | niversal input clock pins                                                                                                                                                         |                     | -    |                 | -                    |       |
| Input slew rate                                                                                    | 20% to 80%                                                                                                                                                                        | ΔVi/ΔT              |      | 2               |                      | V/ns  |
| Input Capacitance                                                                                  | Single ended                                                                                                                                                                      | CIN                 | —    | 700             | —                    | fF    |
| Input Frequency                                                                                    | LVDS and LVPECL outputs                                                                                                                                                           | fın                 | —    | —               | 250                  | MHz   |
| Range <sup>(4)</sup>                                                                               | HCSL outputs                                                                                                                                                                      |                     | —    | —               | 250                  | MHz   |
|                                                                                                    | LVCMOS outputs                                                                                                                                                                    |                     | _    | —               | 250                  | MHz   |
| Input duty cycle, such<br>that output duty cycle is<br>equal to input duty<br>cycle <sup>(5)</sup> | The pass condition for<br>the measurement is<br>that output duty cycle is<br>within $\pm 5\%$ of input duty<br>cycle. The input clock<br>amplitude is same as<br>LVPECL standard. | IDC                 | 40   |                 | 60                   | %     |
| <b>Crystal Characteristics</b>                                                                     |                                                                                                                                                                                   | •                   |      |                 |                      |       |
| Equivalent series resistance                                                                       |                                                                                                                                                                                   | ESR                 |      | 35              | 60                   | Ω     |
| load capacitance                                                                                   |                                                                                                                                                                                   | CL                  | 6    | 8               | 10                   | pF    |
| Shunt Capacitance                                                                                  |                                                                                                                                                                                   | Co                  |      | 2               | 3                    | pF    |
| Drive level                                                                                        |                                                                                                                                                                                   |                     |      | 100             | 200                  | uW    |
| Mode of oscillation                                                                                |                                                                                                                                                                                   |                     |      | fundament<br>al |                      |       |
| Supported crystal frequency range <sup>(3)</sup>                                                   |                                                                                                                                                                                   | Frequency           | 8    |                 | 50                   | MHz   |
| Maximum swing level<br>on OSC_IN/ OSC_OUT<br>pins                                                  | Bypass mode                                                                                                                                                                       | V <sub>max</sub>    |      |                 | 1.5                  | V     |
| Fosc = 8 MHz                                                                                       | Settling time required                                                                                                                                                            | t <sub>settle</sub> |      | 14              |                      | ms    |
| F <sub>osc</sub> = 25, 50 MHz                                                                      | for output in crystal mode                                                                                                                                                        |                     |      | 8               |                      | ms    |
|                                                                                                    | $V_{DDO} = 3.3 V$<br>Slew Rate > 2 V/ns<br>F <sub>IN</sub> = 48 MHz                                                                                                               | t <sub>jit</sub>    |      | 100             |                      | fs    |
| XO bypass AC coupled mode additive jitter <sup>(3)</sup>                                           | V <sub>DDO</sub> = 2.5 V<br>Slew Rate > 2 V/ns<br>Fin = 48 MHz                                                                                                                    |                     |      | 115             |                      | fs    |
|                                                                                                    | $V_{DDO} = 1.8 V$<br>Slew Rate > 2 V/ns<br>F <sub>IN</sub> = 48 MHz                                                                                                               |                     |      | 230             |                      | fs    |
| Additive jitter <sup>(3)</sup>                                                                     | RMS, integration BW<br>12 KHz to 5 MHz,<br>$F_{crystal} = 25$ MHz.<br>Crystal input select<br>Measured at<br>$V_{DD} = V_{DDO} = 2.5$ V                                           | tjit                |      | 155             |                      | fs    |

Notes:

1. Inverting differential input clock pin biased at VDD/2

2. Input common mode defined as VIH (see )

3. Specification is guaranteed by characterization and is not tested in production



- 4. If the input clock is initially absent when the chip is just powered up, it will take at least 2 falling edge of clock cycles for the output to appear. Therefore, the buffer level translates DC only after it sees two consecutive falling edge of input clock
- 5. Output duty cycle equals input duty cycle. ATE measurement done with 80% on time and 20% off time waveform to make sure that output duty cycle is equal to input duty cycle even with skewed input duty cycle.

| Parameters                                       | Conditions                                                                                                                                                                           | Sym               | Min  | Тур | Max  | Units |
|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|-----|------|-------|
| Maximum output                                   | Universal clock input                                                                                                                                                                | F                 |      |     | 250  | MHz   |
| frequency                                        | OSC <sup>(1)</sup>                                                                                                                                                                   | F <sub>out</sub>  |      |     | 50   | MHz   |
|                                                  | For F <sub>IN</sub> ≤ 200 MHz                                                                                                                                                        |                   | 45   |     | 55   |       |
| Output duty cycle                                | For<br>200 MHz < F <sub>IN</sub> < 250 MHz                                                                                                                                           | Odc               | 40   |     | 60   | %     |
|                                                  | $V_{DDO}$ =3.3 ± 5%, 12 mA pull down current                                                                                                                                         |                   | 2.6  |     |      | V     |
| Output high level voltage                        | $V_{DDO} = 2.5 \pm 5\%$ , 8 mA pull down current                                                                                                                                     | V <sub>OH</sub>   | 1.8  |     |      | V     |
|                                                  | $V_{DDO} = 1.8 V \pm 200 mV,$<br>2 mA pull down current                                                                                                                              | VOH               | 1.2  |     |      | v     |
|                                                  | $V_{DDO} = 1.5 V \pm 150 mV,$<br>2 mA pull down current                                                                                                                              |                   | 0.95 |     |      | V     |
|                                                  | $V_{DDO} = 3.3 \pm 5\%$ , 12 mA<br>pull up current                                                                                                                                   | _                 |      |     | 0.5  | V     |
| Output low level voltage                         | $V_{DDO} = 2.5 \pm 5\%$ , 8 mA pull<br>up current                                                                                                                                    | - V <sub>OL</sub> |      |     | 0.5  | V     |
| Capacion lovor voltago                           | $V_{DDO} = 1.8 V \pm 200 mV,$<br>2 mA pull up current                                                                                                                                | V OL              |      |     | 0.4  | V     |
|                                                  | $V_{DDO} = 1.5 V \pm 150 mV,$<br>2mA pull up current                                                                                                                                 |                   |      |     | 0.35 | V     |
|                                                  | V <sub>DDO</sub> = 3.3 V                                                                                                                                                             | -                 |      | 15  |      | Ω     |
| Effective output<br>impedance, for maximum       | V <sub>DDO</sub> = 2.5 V                                                                                                                                                             | R <sub>out</sub>  |      | 18  |      | Ω     |
| slice strength                                   | V <sub>DDO</sub> = 1.8 V                                                                                                                                                             | · · · ·           |      | 23  |      | Ω     |
|                                                  | V <sub>DDO</sub> = 1.5 V                                                                                                                                                             |                   |      | 28  |      | Ω     |
|                                                  | V <sub>DDO</sub> = 3.465 V                                                                                                                                                           | -                 |      | 40  |      | ps    |
| Output skew <sup>(1)</sup>                       | $V_{DDO} = 2.5 V$                                                                                                                                                                    | t <sub>sk</sub>   |      | 35  |      | ps    |
| oupuronom                                        | V <sub>DDO</sub> = 1.62 V                                                                                                                                                            | *SK               |      | 31  |      | ps    |
|                                                  | V <sub>DDO</sub> = 1.35 V                                                                                                                                                            |                   |      | 36  |      | ps    |
| Time for output enable or disable <sup>(1)</sup> |                                                                                                                                                                                      | t <sub>en</sub>   |      |     | 4    | cycle |
|                                                  | $V_{\text{DDO}} = 3.465 \text{ V}, \text{ PCB trace}$<br>of 5 inch, 10 pF capacitor<br>AC coupled 50 $\Omega$ load                                                                   |                   |      | 1.4 |      | ns    |
| Input to clock edge to                           | $V_{DDO}$ = 2.5 V, PCB trace of<br>5 inch, 10 pF capacitor AC<br>coupled 50 $\Omega$ load                                                                                            | t <sub>d</sub>    |      | 1.5 |      | ns    |
| output clock edge delay                          | $V_{DDO}$ = 1.62 V, PCB trace<br>of 5 inch, 10 pF capacitor<br>AC coupled 50 $\Omega$ load                                                                                           | <sup>t</sup> d    |      | 2   |      | ns    |
|                                                  | $\label{eq:V_DDO} \begin{array}{l} V_{\text{DDO}} = 1.35 \text{ V}, \text{ PCB trace} \\ \text{of 5 inch, 10 pF capacitor} \\ \text{AC coupled 50 } \Omega \text{ load} \end{array}$ |                   |      | 2.5 |      | ns    |
|                                                  | V <sub>DDO</sub> = 3.465 V<br>Slew rate<br>(AU5425) ≥ 2 V/ns                                                                                                                         |                   |      | 21  |      | fs    |
| Additive jitter (1)                              | $V_{DDO} = 2.5 V$<br>Slew rate<br>(AU5425) $\geq 2 V/ns$                                                                                                                             | t <sub>jit</sub>  |      | 37  |      | fs    |
|                                                  | V <sub>DDO</sub> = 1.62 V<br>Slew rate<br>(AU5425) ≥ 2 V/ns                                                                                                                          |                   |      | 87  |      | fs    |

#### Table 9 Output Clock Characteristics - LVCMOS



| Parameters               | Conditions                                                                                              | Sym            | Min | Тур | Мах | Units |
|--------------------------|---------------------------------------------------------------------------------------------------------|----------------|-----|-----|-----|-------|
|                          | $V_{DDO} = 1.35 V$<br>Slew rate (AU5425)<br>$\ge 2 V/ns$                                                |                |     | 233 |     | fs    |
|                          | Output rise time 20% to 80<br>%<br>Load cap 5 pF,<br>$V_{DDO} = 3.3 V$ , AC coupled<br>50 $\Omega$ load |                |     |     | 605 | ps    |
| Rise time <sup>(1)</sup> | Output rise time 20% to 80<br>%<br>Load cap 5 pF,<br>$V_{DDO} = 2.5$ V, AC coupled<br>50 $\Omega$ load  | ].             |     |     | 605 | ps    |
| Rise ume                 | Output rise time 20% to 80<br>%<br>Load cap 5 pF,<br>$V_{DDO} = 1.62$ V, AC coupled<br>50 $\Omega$ load | t <sub>R</sub> |     |     | 605 | ps    |
|                          | Output rise time 20% to 80<br>%<br>Load cap 5 pF,<br>$V_{DDO} = 1.35$ V, AC coupled<br>50 $\Omega$ load |                |     |     | 605 | ps    |
|                          | Output fall time 20% to 80<br>%<br>Load cap 5 pF,<br>$V_{DDO} = 3.3 V$                                  |                |     |     | 605 | ps    |
| Fall time <sup>(1)</sup> | Output fall time 20% to 80<br>%<br>Load cap 5 pF,<br>$V_{DDO} = 2.5 V$                                  | ]              |     |     | 605 | ps    |
|                          | Output fall time 20% to 80<br>%<br>Load cap 5 pF,<br>$V_{DDO} = 1.62 V$                                 | t <sub>F</sub> |     |     | 605 | ps    |
| Natasi                   | Output fall time 20% to 80 %<br>Load cap 5 pF,<br>$V_{DDO} = 1.35$ V                                    |                |     |     | 605 | ps    |

Notes:

1. Specification is guaranteed by Characterization and is not tested in production



# **3 Functional Description**

# **3.1 Functional Block Diagram**





The AU5425 is a 5-output differential clock fan out buffer with low additive jitter that can operate up to 250 MHz. It features a 3:1 input multiplexer with an optional crystal oscillator input and ten LVCMOS output. The input selection and output buffer modes are controlled via pin strapping. The device is offered in a 24-pin QFN package.

# 3.2 VDD and VDDO Power Supplies

The AU5425 has separate 3.3 V/2.5 V core (VDD) and 3.3 V/2.5 V/1.8 V/1.5 V output power supply (VDDO). Output supply operation at 2.5 V/1.8 V/1.5 V enables lower power consumption and output-level compatibility with 2.5 V/1.8 V/1.5 V receiver devices. The output levels LVCMOS (VOH) is referenced to its respective VDDO supply.

# **3.3 Clock Inputs**

The input clock can be selected from primary universal clock input, secondary universal clock input, or Xin. Clock input selection is controlled using the SEL[0] inputs as shown in Table 10

| SEL | Selected Clock    |  |  |  |
|-----|-------------------|--|--|--|
| 0   | CLK               |  |  |  |
|     | Crystal           |  |  |  |
| 1   | Or                |  |  |  |
|     | Crystal bypass AC |  |  |  |
|     | coupled mode      |  |  |  |

#### **Table 10 Input Clock Selection**

#### Table 11 Input vs Output Stages

| State of Selected Clock input | Output State |
|-------------------------------|--------------|
| Inputs are floating           | Logic Low    |
| Inputs are logic low          | Logic Low    |
| Inputs are logic high         | Logic High   |

# 3.5 Output Enable

Pulling OE to LOW, forces the outputs to the high-impedance state after the four falling edge of the input signal. The outputs remain in the high-impedance state as long as OE is LOW. The OE signal is internally synchronized to the selected input clock. This allows disabling the output clock at the falling edge of input clock in a glitch free manner.

When OE goes from low to high, the output clock is enabled within a time delay td, where td is given by the following equation.

 $t_{d,refout\_en} = 0.5n + 4 * T_{in}$ . T<sub>in</sub> is the time period of the input clock.

OE

0



#### Table 12 OE Functionality

**Output State** 

Disabled (HIZ)

Figure 4 OE: Output Disable (AU5425)









# **4** Application Information

# **4.1 Driving the Clock Inputs**

The AU5425 has two universal clock inputs (CLK0/nCLK0 and CLK1/nCLK1) AU5425 can accept 3.3 V/2.5 V LVPECL, LVDS, CML, SSTL, and other differential and single-ended signals that meet input common mode, slew rate and swing requirements specified in the Electrical Characteristics. The AU5425 supports a wide common mode voltage range and input signal swing

To achieve the best possible phase noise and jitter performance, it is mandatory for the input to have high slew rate of 2 V/ns (differential) or higher. Driving the input with a lower slew rate will degrade the noise floor and jitter.

It is recommended to drive the input signal differentially for better slew rate and jitter. The user can also drive a single ended clock. If the user is driving the single ended clock signal on say CLK0, then nCLK0 pin need to be connected to a 0.1 uF capacitor on the PCB.

### 4.1.1 Driving Clock Inputs with LVCMOS Driver (AC coupled)

Figure 6 shows how a differential input can be wired to accept LVCMOS single ended levels in AC coupled mode. The bypass capacitor (C1) is used to help filter noise on the DC bias on the inverting pin of the clock input. This bypass should be located as close to the input pin as possible. Two resistors R<sub>T1</sub> and R<sub>T2</sub> set the common mode voltage at the output of the LVCMOS driver to VDD/2. This prevents average DC leakage current from the LVCMOS driver and avoids unnecessary power dissipation.

For example, if the input clock is driven from a single-ended 2.5 V LVCMOS driver and the DC offset (or swing center) of this signal is 1.25 V, the  $R_{T1}$  and  $R_{T2}$  values should be adjusted to set the V1 at 1.25 V. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in the following way. First,  $R_{T1}$  and  $R_{T2}$  in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications,  $R_{T1}$  and  $R_{T2}$  can be 100  $\Omega$ .

$$Z_{o} = R_{o} + R_{s} = 50 \text{ Ohm}$$
$$\frac{R_{T1} * R_{T2}}{R_{T1} + R_{T2}} = 50 \text{ Ohm}$$
$$\frac{VDD * R_{T2}}{R_{T1} + R_{T2}} = \frac{VDD}{2}$$







The inverting differential input can be connected to a 0.1 uF bypass capacitor. This pin is biased internally to a voltage close to VDD/2.

Another variant of the AC coupling of LVCMOS input clock is shown in Figure 7. We use single termination resistor of 50  $\Omega$  to ground. A 0.1 uF AC coupling capacitor is connected in series with the LVCMOS clock source to prevent DC leakage current.

$$Z_o = R_o + R_s = 50 \ Ohm$$





### 4.1.2 Driving Clock Inputs with LVCMOS Driver (DC coupled)

Figure 8 shows how a differential input can be wired to accept LVCMOS single ended clock signals in DC coupled mode. The reference voltage V1 = VDD/2 is generated by the bias resistors  $R_{S1}$  and  $R_{S2}$ . The bypass capacitor (C1) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of  $R_{S1}$  and  $R_{S2}$  might need to be adjusted to position the bias voltage V2 in the center of the input voltage swing. Typical values of bias circuit resistance are  $R_{S1} = 1 \text{ K}\Omega$  and  $R_{S2} = 1 \text{ K}\Omega$ 

$$Z_{o} = R_{o} + R_{s} = 50 \text{ Ohm}$$
$$\frac{VDD * R_{s2}}{R_{s1} + R_{s2}} = \frac{VDD}{2}$$
$$\frac{R_{T1} * R_{T2}}{R_{T1} + R_{T2}} = 50 \text{ Ohm}$$
$$\frac{VDD * R_{T2}}{R_{T1} + R_{T2}} = \frac{VDD}{2}$$





Figure 8 DC coupling of LVCMOS clock to AU5425 – configuration 1

For example, if the input clock is driven from a single-ended 2.5 V LVCMOS driver and the DC offset (or swing center) of this signal is 1.25 V, the R<sub>S1</sub> and R<sub>S2</sub> values should be adjusted to set the V2 at 1.25 V. The values below are for when both the single ended swing and VDD are at the same voltage.

This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First,  $R_{T1}$  and  $R_{T2}$  in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications,  $R_{T1}$  and  $R_{T2}$  can be 100  $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver.

Figure 9 shows a second input clock configuration where  $R_{T1}$ ,  $R_{T2}$  are removed and replaced with a 50  $\Omega$  termination resistor RT to ground. It is possible that LVCMOS driver (or clock source) may not be able to drive 50  $\Omega$  load in DC coupled mode. The user can use series RC termination to overcome this limitation. The design equations for the input clock configuration shown in Figure 9 is given below.

$$Z_o = R_o + R_s = 50 Ohm$$
$$\frac{VDD * R_{s2}}{R_{s1} + R_{s2}} = \frac{Vpp}{2}$$

The LVCMOS single ended clock input with series RC termination near the buffer is shown in Figure 10. There is a single termination resistor RT which is connected to ground through a capacitor  $C_{AC}$ . The value of series capacitor is given by a formula.

$$C_{AC} \ge \frac{3T_D}{50\Omega}$$
 T<sub>D</sub> is the transmission line delay





Figure 9 DC coupled LVCMOS input clock configuration – configuration 2



Figure 10 DC coupled LVCMOS input clock with series RC termination – configuration 3

For low frequencies we can direct couple the LVCMOS clock to AU5425 input clock pin as shown in Figure 11





Figure 11: Direct coupling of LVCMOS clock to AU5425

# 4.1.3 Driving OSC\_IN with LVCMOS Driver (AC coupled)

The crystal input OSC\_IN can be overdriven with single ended clock (LVCMOS driver or one side of a differential driver). The peak swing at OSC\_IN should be limited to 1.5 V. The OSC\_OUT pin, in this case can be floating. The SEL should be 1. The maximum voltage at OSC\_IN should not exceed1.5 V and minimum voltage should not go below -0.3 V. The slew rate at OSC\_IN should be greater than 0.2 V/ns.

For 3.3 V LVCMOS inputs, the amplitude must be reduced from full swing to at least half the swing in order to prevent signal interference with the power rail and to reduce internal noise. Figure 12 shows an example of the interface diagram for a high speed 3.3 V LVCMOS driver. This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the crystal input will attenuate the signal in half. This can be done in one of two ways. First,  $R_{T1}$  and  $R_{T2}$  in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications,  $R_{T1}$  and  $R_{T2}$  can be 100  $\Omega$ .

$$Z_{o} = R_{o} + R_{s} = 50 \text{ Ohm}$$
$$\frac{R_{T1} * R_{T2}}{R_{T1} + R_{T2}} = 50 \text{ Ohm}$$
$$\frac{VDD * R_{T2}}{R_{T1} + R_{T2}} = \frac{VDD}{2}$$

For both the AC coupled configurations, the maximum peak to peak swing before the ac coupling capacitor is 1.65 V. The maximum DC bias voltage of OSC\_IN is 0.675V. Therefore the maximum swing at the OSC\_IN pin is given by the equation given below.

$$V_{swing,pk,XTAL_{IN}} = 0.675 + 0.5 * 1.65 = 1.5V$$





Figure 12 Single ended LVCMOS input – configuration 1, AC coupling to crystal input

Figure 13 shows a second input clock configuration where  $R_{T1}$ ,  $R_{T2}$  are removed and replaced with a 50  $\Omega$  termination resistor RT to ground. A 0.1 uF is in series with the CMOS driver to prevent any DC leakage current.



Figure 13 Single ended LVCMOS input – configuration 2, AC coupling to crystal input

### 4.1.4 LVDS (DC coupled)

Terminate with a differential 100  $\Omega$  as close to the receiver as possible. This is shown in Figure 14.



Figure 14 Termination scheme for DC coupled LVDS



### 4.1.5 HCSL (DC coupled)

Termination resistor is 50  $\Omega$  to ground, close to the output driver. A series resistance Rs is sometimes used to limit the overshoot during fast transients. The termination scheme is shown in Figure 15.



Figure 15 Termination scheme for DC coupled HCSL

### 4.1.6 LVPECL (DC coupled)

For DC coupled operation, the 50  $\Omega$  termination resistors are placed close to the receiver. The termination resistors are biased with a voltage source VTT.

$$V_{TT} = V_{DDO} - 2V.$$

This termination scheme is shown in . Alternatively, the user can also implement a Thevenin equivalent of VTT using a resistor divider. This scheme and the values of the resistors in the resistor divider are given in Figure 17 Termination scheme for DC coupled LVPECL, Thevenin equivalent



Figure 16 Termination scheme for DC coupled LVPECL





| Vddo  | RPU   | RPD    | VTT     |
|-------|-------|--------|---------|
| 3.3 V | 120 Ω | 82 Ω   | ~ 1.3 V |
| 2.5 V | 250 Ω | 62.5 Ω | 0.5 V   |

| Figure 17 Termination scheme for DC coupled LVPECL, | Thevenin equivalent |
|-----------------------------------------------------|---------------------|
| g                                                   |                     |

The design equations for the LVPECL Thevenin equivalent termination are given below.

$$\frac{R_{PD} * R_{PU}}{R_{PD} + R_{PU}} = 50\Omega$$

$$\frac{R_{PD} * VDDO}{R_{PD} + R_{PU}} = VDDO - 2V$$

#### 4.1.7 SSTL (DC coupled)

The SSTL input clock configuration is shown in . The transmission line impedance is 60  $\Omega$  in the application example given. Therefore, we use two 120  $\Omega$  resistors from VDDO to ground for biasing the clock input pins. The effective termination impedance in this case is 60  $\Omega$ .



Figure 18 Example of input clock termination for SSTL clock.



### 4.1.8 LVDS (AC coupled)

The load termination resistor should be placed before the AC coupling capacitors. The load termination resistor and the AC coupling capacitors should be placed close to the receiver. The termination scheme is shown in .



Figure 19 Termination scheme for AC coupled LVDS

### 4.1.9 LVPECL (AC coupled)

The LVPECL should have a DC path to ground. So, the user must place a resistance  $R_T$ , close to the output driver. The LVPECL AC coupling and Thevenin equivalent VTT termination scheme is shown in Figure 20



Figure 20 Termination scheme for AC coupled LVPECL, Thevenin Equivalent

The pull up resistance R<sub>PU</sub> and pull down resistance R<sub>PD</sub> sets the input common mode voltage for AU5425. The value of the input common mode voltage can be estimated by the equation given below

$$V_{ICM} = \frac{VDD * R_{PD}}{R_{PU+R_{PD}}} = \frac{3.3 * 120}{120 + 82} = 1.961V$$

The differential input common mode specification of AU5425 (from data sheet) is VDD -1.1 = 2.2 V, therefore the input common mode set by LVPECL AC coupled termination meets the AU5425 input common mode specification.

The LVPECL driver chip has resistance RT providing DC path for the output driver current in the LVPECL driver. The effective load impedance at the input side of AU5425 (receiver side) is formed by parallel combination of  $R_{PU}$ ,  $R_{PD}$ .

The effective termination resistor value is given by the equation below



$$R_{termination} = \frac{R_{PU} * R_{PD}}{R_{PU} + R_{PD}} = \frac{120 * 82}{120 + 82} = 48.7\Omega$$

# 4.2 Termination of Output Driver of AU5425 for Various Load Configurations

## 4.2.1 AU5425 Output ODR Termination for AC Coupled mode

AC coupling of AU5425 LVCMOS output driver is shown in . We use single termination resistor of 50  $\Omega$ s to ground. A 0.1 uF AC coupling capacitor is connected in series with the LVCMOS clock source to prevent DC leakage current. The receiver side is terminated with a single 50  $\Omega$  resistance to ground. The clock signal is then AC coupled to the receiver, in this example. C1 is a bypass capacitor that is used to suppress noise on the inverting differential input of the receiver.

$$Z_o = R_o + R_s = 50 Ohm$$



Figure 21 AC coupling of LVCMOS clock with single 50  $\Omega$  resistor termination to ground

### 4.2.2 AU5425 Output ODR Termination for DC Coupled mode

shows how AU5425 LVCMOS output drive can be terminated to send clock signals in DC coupled mode. The reference voltage V1= VDD/2 is generated by the bias resistors  $R_{S1}$  and  $R_{S2}$ . The bypass capacitor (C<sub>1</sub>) is used to help filter noise on the DC bias. This bias circuit should be located as close to the input pin as possible. The ratio of  $R_{S1}$  and  $R_{S2}$  might need to be adjusted to position the bias voltage V2 in the center of the input voltage swing.

$$Z_{o} = R_{o} + R_{s} = 50 \text{ Ohm}$$

$$\frac{VDD * R_{s2}}{R_{s1} + R_{s2}} = \frac{VDD}{2}, Typical \text{ value of } R_{s1} = R_{s2} = 1K\Omega$$

$$\frac{R_{T1} * R_{T2}}{R_{T1} + R_{T2}} = 50 \text{ Ohm, Typical value of } R_{T1} = R_{T2} = 100\Omega$$

$$\frac{VDD * R_{T2}}{R_{T1} + R_{T2}} = \frac{VDD}{2}$$



Figure 22 DC coupling of LVCMOS output clock termination – configuration 1

For example, if the AU5425 supply is 2.5 V then the DC offset (or swing center) of this signal is 1.25 V, the  $R_{S1}$  and  $R_{S2}$  values should be adjusted to set the V2 at 1.25 V. The values below are for when both the single ended swing and VDD are at the same voltage.

This configuration requires that the sum of the output impedance of the driver (Ro) and the series resistance (Rs) equals the transmission line impedance. In addition, matched termination at the input will attenuate the signal in half. This can be done in one of two ways. First,  $R_{T1}$  and  $R_{T2}$  in parallel should equal the transmission line impedance. For most 50  $\Omega$  applications,  $R_{T1}$  and  $R_{T2}$  can be 100  $\Omega$ . The values of the resistors can be increased to reduce the loading for slower and weaker LVCMOS driver.

Figure 23 shows a second input clock configuration where RT1, RT2 are removed and replaced with a 50  $\Omega$  termination resistor RT to ground. There will be DC leakage current from AU5425, for the output termination shown in Figure 23.

The user can use series RC termination to overcome this limitation. The design equations for the input clock configuration shown in Figure 23

FA 01

$$Z_o = R_o + R_s = 50 \text{ Ohm}$$

$$\frac{VDD * R_{s2}}{R_{s1} + R_{s2}} = \frac{Vpp}{2} = \frac{VDD}{4}, \text{Typical value of } R_{s1} = 3K\Omega, R_{s2} = 1K\Omega$$

The AU5425 LVCMOS output driver termination with series RC termination near the buffer is shown in Figure 24. There is a single termination resistor RT which is connected to ground through a capacitor CAC. The value of series capacitor is given by a formula.

$$C_{AC} \ge \frac{3T_D}{50\Omega}$$
,  $T_D$  is the transmission line delay

Typical value for  $C_{AC}$  is 60 pF, assuming delay of  $T_D = 200$  ps/inch and 5 inch input clock route length.





Figure 23 DC coupled LVCMOS output clock configuration – configuration 2





The typical value of  $R_{S1}$  and  $R_{S2}$  in this case is 1 K $\Omega$  and that of  $C_{AC}$  is 60 pF.



### 4.2.3 CMOS (Capacitive load)

The capacitive load can be driven as shown in . Rs = 33  $\Omega$  for VDDO = 3.3 V.



Figure 25 Typical application load

## **4.3 Power Considerations**

The following power consideration refers to the device-consumed power consumption only. The device power consumption is the sum of static power and dynamic power. The dynamic power usage consists of two components:

Power used by the device as it switches states

Power required to charge any output load. The output load can be capacitive-only or capacitive and resistive. Use the following formula to calculate the power consumption of the device:

$$P_{DEV} = P_{STATIC} + P_{DYNAMIC} + P_{CLOAD}$$

$$P_{STATIC} = I_{CORE\_STATIC} * VDD + I_{ODR\_STATIC} * VDDO$$

$$P_{DYNAMIC} = I_{CORE\_DYNAMIC\_100MHZ} * VDD * \frac{F_{in}(units in MHz)}{100} + C_{PD} * 5 * F_{in} * VDDO^{2}$$

$$P_{CLOAD} = C_{LOAD} * 5 * F_{in} * VDDO^{2}$$

Let us calculate typical power dissipation for CLOAD of 2 pF at input clock of 100 MHZ. Assume that VDD = VDDO = 3.3 V.

$$P_{STATIC} = 16mA * 3.3V + 3.5mA * 3.3V = 64.35mW$$

$$P_{DYNAMIC} = 1.5mA * \frac{100}{100} * 3.3V + 4.0pF * 5 * 100MHz * 3.3V * 3.3V = 26.73 mW$$

$$P_{CLOAD} = 2pF * 5 * 100MHz * 3.3V * 3.3V = 10.89mW$$

$$P_{DEV} = 102mW$$

### **4.4 Core Current in XO Mode**

The crystal mode standalone block current is measured in ATE. We can calculate total VDD core current in crystal mode, in typical condition using the below equation. The worst case VDD core current will be 14 mA, in crystal mode.

 $I_{core\_crystal} = 8.5 + I_{xo\_standalone} = 11.5 mA$ , typical



## 4.5 Parameter Measurement Information

#### **4.5.1 Differential Input Level**

The parameter definitions related to differential input level is shown below.



Figure 26 Parameters related to differential input level

#### 4.5.2 Skew and Input to Output Delay

The parameter definitions related to propagation delay and skew are shown Figure 27





#### 4.5.3 Rise and Fall Times

The parameter definitions related to propagation rise and fall times are shown below.



Figure 28 Parameter definitions related to rise and fall times



# **5 Hot Swap Recommendations**

## 5.1 Introduction

Hot-swap is a term used to refer to the insertion and removal of a daughter card from a backplane without powering down the system power. With today's high speed data and redundancy requirements, many systems are required to run continuously without being powered down. If special considerations are not taken, the device can be damaged.

## **5.2 Typical Differential Input Clock**

For example, Figure 29 shows a typical LVPECL driver and differential input. If the power of the driver (VDDO) is turned on before the input supply (VDDI), there is a possibility that the input current could exceed the limit and damage diode D1.



AU5425 Clock Input Pin Diodes (Pull Up/Pull Down Resistor. Input Termination not shown)

#### Figure 29 Typical input differential clock

To ensure the input current does not exceed its limit and damage the device, a current limiting resistor can be used. Below are examples of the most common termination topologies using a series current limiting resistor. Though it's not necessary, but if board space allows, some of the examples have an optional 100pf capacitor which assists with the integrity of the rise time. It is also recommended that the current limiting resistor be as close to the receiver as possible



# 5.3 Input Clock Termination with Hot Swap Protection

## 5.3.1 LVPECL Termination Example





Figure 30 LVPECL termination with hot swap protection

### 5.3.2 LVDS Input Clock Termination Example







# 5.3.3 HCSL Input Clock Termination Example



Figure 32 HCSL termination with hot swap protection



## 5.3.4 LVCMOS Input Clock Termination with Hot Swap Protection







# 5.4 LVCMOS Output Clock Termination with Hot Swap Protection



Figure 34 Different types of LVCMOS output clock termination with hot swap protection



# 6 Operation in Multiple VDDO Supply Domains

The V<sub>DDO</sub> pins, 2 and 6 on the left side are shorted internally. These pins along with ODR CLK<sub>OUT</sub>0 to CLK<sub>OUT</sub>1 belong to a single supply domain. The V<sub>DDO</sub> pins, 18 and 14 on the left side are shorted internally. These pins along with ODR CLK<sub>OUT</sub>2 to CLK<sub>OUT</sub>4 belong to a single supply domain. These two supply domains are totally independent of each other. Pin 2, 6 can be connected to say 3.3 V while pin 18, 14 can be connected to 1.8 V. In this example, CLK<sub>OUT</sub>0 to CLK<sub>OUT</sub>1 will be 3.3 V LVCMOS driver. CLK<sub>OUT</sub>2 to CLK<sub>OUT</sub>4 will be 1.8 V LVCMOS driver.



#### Figure 35 Example of multi supply operation of AU5425

Note:

1. Supply Domain 1 and Supply Domain 2 are independent of each other.



# 7 Package Information



Figure 36 AU5425 24 Pin QFN Package Information



# **8 Ordering Information**

#### Table 13 Ordering Information for AU5425

| Ordering Part Number<br>(OPN) | Marking | Package             | Shipping Packaging | Temp<br>Range   |
|-------------------------------|---------|---------------------|--------------------|-----------------|
| AU5425A-QMR <sup>(1)</sup>    | AU5425A | 24 QFN<br>4mm x 4mm | Tape and Reel      | -40 °C to 85 °C |
| AU5425A-EVB                   | —       | —                   | Evaluation Board   | —               |

Notes:

1. Add an R at the end of the OPN to denote tape and reel ordering option.



# 9 Revision History

#### Table 14 Revision History

| Version | Date          | Description                                                                                        | Author   |
|---------|---------------|----------------------------------------------------------------------------------------------------|----------|
| 0.1     | 11th Nov 2020 | AU5425 Datasheet                                                                                   | Aurasemi |
| 0.2     | 27th May 2022 | Section for driving OSC_IN with LVCMOS Driver (DC Coupled) is removed Updated the datasheet format | Aurasemi |



#### IMPORTANT NOTICE AND DISCLAIMER

AURASEMI PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD-PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Aurasemi products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Aurasemi grants you permission to use these resources only for development of an application that uses Aurasemi products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Aurasemi intellectual property or to any third-party intellectual property. Aurasemi disclaims responsibility for, and you will fully indemnify Aurasemi and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Aurasemi products are provided only subject to Aurasemi Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Aurasemi resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

### **Contact Information**

For more information visit www.aurasemi.com For sales related information please send an email to sales@aurasemi.com

#### **Trademarks**

Aurasemi and Aurasemi Logo are trademarks of Ningbo Aura Semiconductor Private Limited. All referenced brands, product names, service names and trademarks are the property of their respective owners.