## *MPQ7790*



18V, 15W, Low-EMI, Mono BTL Class-D Audio Amplifier AEC-Q100 Qualified

#### **DESCRIPTION**

The MPQ7790 is an automotive grade, low-EMI, analog input class-D audio amplifier, which can drive mono speakers in a bridge-tied load configuration. It is a fully integrated audio amplifier that dramatically reduces solution size, featuring  $300 \text{m}\Omega$  power MOSFETs, startup/shutdown pop elimination, short-circuit protection circuits, and EMI reduction technique.

The MPQ7790 utilizes a BTL structure capable of delivering 15W into  $8\Omega$  speakers with a 16V power supply. MPS class-D audio amplifiers exhibit the high fidelity of class-AB amplifiers at high efficiency.

The MPQ7790 includes an internal circuit that allows the system to shut down automatically after the absence of an audio signal is detected. This feature is ideal for battery-operated systems.

The MPQ7790 also has an adjustable power-limit function. The PLIMIT circuit sets a limit on the output peak-to-peak voltage by limiting the duty cycle to a fixed maximum value. This limit can be thought of as a "virtual" voltage rail, which is lower than the supply connected to PVCC.

The MPQ7790 is available in a TSSOP-20 EP package.

#### **FEATURES**

- 5.5 to 18V PVCC
- ±4.5A Peak Current Output
- Output Power:
   9W at 12V, 8Ω Load, 10% THD
   15W at 16V, 8Ω Load, 10% THD
- 90% Efficiency with 8Ω Load, 10% THD
- 300mΩ Power MOSFETs
- Start-Up/Shutdown Pop Elimination
- Short-Circuit Protection Circuits
- EMI Reduction Technique
- All Switches Current Limited
- Internal Under-Voltage Protection
- Internal Thermal Protection
- Adjustable Power Limiter
- Automatic Shutdown with Zero Input Signal Detection
- Fault Output Flag
- Available in AEC-Q100 Grade-1
- Available in a TSSOP-20 EP Package

#### APPLICATIONS

- Automotive E-Call
- Telematic System

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.



#### TYPICAL APPLICATION





#### **ORDERING INFORMATION**

| Part Number*   | Package    | Top Marking |
|----------------|------------|-------------|
| MPQ7790GF-AEC1 | TSSOP20-EP | See Below   |

<sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MPQ7790GF-AEC1–Z).

#### **TOP MARKING**

MPSYYWW MP7790

LLLLLLLL

MPS: MPS prefix YY: Year code WW: Week code MP7790: Part number LLLLLLL: Lot number

#### PACKAGE REFERENCE





#### **PIN FUNCTIONS**

| Pin#  | Name       | Description                                                                                                                                                                                                                |
|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 20 | PVCC       | <b>Power supply input.</b> Bypass PVCC to PGND with a 1µF X7R capacitor (in addition to the main bulk capacitor) placed close to the PVCC and PGND pins.                                                                   |
| 2, 19 | PGND       | Power ground for amplifier.                                                                                                                                                                                                |
| 3     | SWB        | Switched power output for amplifier B (the negative output).                                                                                                                                                               |
| 4     | BSTB       | <b>High-side MOSFET bootstrap input for amplifier B.</b> A capacitor from BSTB to SWB supplies the gate drive current to the internal high-side MOSFET.                                                                    |
| 5     | VDR        | <b>Gate drive supply bypass.</b> VDR powers the internal circuitry, internal MOSFET gate drive, and the PLIMIT function. Bypass VDR to AGND with a $0.1\mu$ F to $10\mu$ F capacitor.                                      |
| 6     | PLIMIT     | <b>Power limit and anti-clipping feature control.</b> Connect a resistor divider from AVCC to GND to set the power limit. Connect directly to AVCC for no power limit.                                                     |
| 7     | AVCC       | Internal analog reference. Requires a bypass capacitor connected from AVCC to AGND.                                                                                                                                        |
| 8     | AGND       | Analog ground.                                                                                                                                                                                                             |
| 9     | GAIN0      | Gain selection bit.                                                                                                                                                                                                        |
| 10    | GAIN1      | Gain selection bit.                                                                                                                                                                                                        |
| 11    | EN         | <b>Enable input.</b> Drive EN high to turn on the amplifiers. Drive EN low to turn them off.                                                                                                                               |
| 12    | INB        | Negative audio input. Biased at 2.5V.                                                                                                                                                                                      |
| 13    | INA        | Positive audio input. Biased at 2.5V.                                                                                                                                                                                      |
| 14    | Cap_D      | <b>Delay time control for input signal absence report function.</b> This hold time can be adjusted with an external capacitor. Connect this pin to AGND to disable automatic shutdown with the zero signal input function. |
| 15    | In Absence | Open-drain output used to report the input signal absence.                                                                                                                                                                 |
| 16    | /FAULT     | <b>Fault output.</b> A low output at /FAULT indicates that the IC has detected an over-temperature or over-current condition. This output is open drain.                                                                   |
| 17    | BSTA       | <b>High-side MOSFET bootstrap input for amplifier A.</b> A capacitor from BSTA to SWA supplies the gate drive current to the internal high-side MOSFET.                                                                    |
| 18    | SWA        | Switched power output for amplifier A (the positive output).                                                                                                                                                               |

| ABSOLUTE MAXIMUM RATINGS (1)                                   |
|----------------------------------------------------------------|
| Supply voltage PVCC0.3V to +24V                                |
| / <sub>SW</sub> 1V to V <sub>PVCC</sub> + 1V                   |
| $V_{EN}$ , $V_{/FAULT}$ , $V_{GAIN}$ 0.3V to $V_{PVCC}$ + 0.3V |
| 3S voltage $V_{BST}$ $V_{SW}$ - 0.3V to $V_{SW}$ + 6.5V        |
| $V_{PLIMIT}$ 0.3V to $V_{AVCC}$ + 0.3V                         |
| V <sub>INA,</sub> V <sub>INB</sub> 0.3V to 6.5V                |
| /GND to PGND0.3V to +0.3V                                      |
| Continuous power dissipation $(T_A = +25^{\circ}C)^{(2)}$      |
| 3.9W                                                           |
| unction temperature150°C                                       |
| .ead temperature260°C                                          |
| Storage temperature65°C to +150°C                              |
|                                                                |
| Recommended Operating Conditions                               |
| Supply voltage PVCC 5.5V to 18V                                |
|                                                                |

| Thermal Resistance | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |
|--------------------|-------------------------|-------------------------|
| TSSOP20-EP         | 40                      | 8°C/W <sup>(4)</sup>    |
| TSSOP20-EP         | 25                      | .6.5°C/W <sup>(5)</sup> |

#### NOTES:

- 1) Exceeding these ratings may damage the device.
- The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-toambient thermal resistance  $\theta_{\text{JA}},$  and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J)$ (MAX) - T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- Operating devices at junction temperatures greater than 125°C is possible; please contact MPS for details.
- Measured on JESD51-7, 4-layer PCB.
  Measured on standard EVB, 8.5cmx8.5cm, 2-layer PCB.



#### **ELECTRICAL CHARACTERISTICS**

PVCC = 12V,  $V_{EN}$  = 5V,  $T_J$  = -40°C to +125°C, typical values are at  $T_J$  = +25°C, unless otherwise noted.

| Parameters                      | Symbol             | Condition                                                            | Min             | Тур | Max | Units     |  |
|---------------------------------|--------------------|----------------------------------------------------------------------|-----------------|-----|-----|-----------|--|
| Standby current                 | I <sub>QSTBY</sub> | $V_{EN} = 0V$ , $N_{IN} = P_{IN} = float$                            |                 | 50  | 100 | μA        |  |
| Quiescent current               | ΙQ                 | V <sub>EN</sub> = 5V, no load, no LC filter                          |                 | 5   | 7   | mA        |  |
|                                 |                    | $V_1 = 0V$ , gain = 36dB, $T_J = 25$ °C                              | -60             | 1   | 60  | mV        |  |
| Output offset voltage           | Vos                | V <sub>I</sub> = 0V, gain = 36dB,<br>T <sub>J</sub> = -40°C to 125°C | -80             |     | 80  | mV        |  |
| SW on resistance                | R <sub>DSON</sub>  | $I_{O} = 500 \text{mA}, T_{J} = 25^{\circ}\text{C}$                  |                 | 0.3 | 0.4 |           |  |
| SW on resistance                |                    | $I_{\rm O}$ = 500mA, $T_{\rm J}$ = -40°C to 125°C                    |                 |     | 0.5 | Ω         |  |
| Short-circuit current           |                    | Sourcing and sinking                                                 | 3               | 4.5 | 6   | Α         |  |
|                                 |                    | GAIN0 = L, GAIN1 = L                                                 | 19              | 20  | 21  | 7<br>3 dB |  |
| Closed loop gain                | C                  | GAIN0 = L, GAIN1 = H                                                 | 25              | 26  | 27  |           |  |
| Closed loop gain                | G                  | GAIN0 = H, GAIN1 = L                                                 | 31              | 32  | 33  |           |  |
|                                 |                    | GAIN0 = H, GAIN1 = H                                                 | 35              | 36  | 37  |           |  |
| EN anable threshold voltage     |                    | V <sub>EN</sub> rising                                               |                 | 1.4 | 2.0 | V         |  |
| EN enable threshold voltage     |                    | V <sub>EN</sub> falling                                              | 0.4             | 1.0 |     | V         |  |
| EN enable input current         |                    | V <sub>EN</sub> = 5V                                                 |                 | 12  | 25  | μA        |  |
| PVCC rising                     | PVCC-<br>rising    | T <sub>J</sub> = 25°C                                                | 4               | 4.6 | 5.1 | V         |  |
|                                 |                    | $T_J = -40^{\circ}C \text{ to } 125^{\circ}C$                        | 4               | 4.6 | 5.2 | \ \       |  |
| DVCC folling                    | PVCC-<br>falling   | T <sub>J</sub> = 25°C                                                | 3.9             | 4.3 | 4.9 | V         |  |
| PVCC falling                    |                    | $T_J = -40$ °C to 125°C                                              | 125°C 3.7 4.3 4 |     | 4.9 | <b> </b>  |  |
| Dead time (6)                   |                    | I <sub>O</sub> = 0.5A, T <sub>J</sub> = 25°C                         |                 | 40  |     | ns        |  |
| Turn-on time                    | ton                |                                                                      | 8               | 15  | 22  | ms        |  |
| Turn-off time                   | t <sub>OFF</sub>   |                                                                      | 100             | 250 | 500 | ns        |  |
| Control in a frague and         |                    | T <sub>J</sub> = 25°C                                                | 270             | 300 | 360 | kHz       |  |
| Switching frequency             |                    | T <sub>J</sub> = -40°C to 125°C                                      | 240             | 300 | 360 | kHz       |  |
| Thermal shutdown (6)            |                    | T <sub>J</sub> rising                                                |                 | 150 |     | °C        |  |
| Thermal shutdown hysteresis (6) |                    |                                                                      |                 | 20  |     | °C        |  |

#### NOTE:

<sup>6)</sup> Not tested in production. Guaranteed by design and characterization.



#### **OPERATING SPECIFICATIONS** (7)

PVCC = 12V,  $V_{EN}$  = 5V,  $T_J$  = -40°C to +125°C, typical values are at  $T_J$  = +25°C, unless otherwise noted.

| Parameters             | Symbol | Condition                                                                                      |           | Min  | Тур  | Max | Units |
|------------------------|--------|------------------------------------------------------------------------------------------------|-----------|------|------|-----|-------|
| Dower output           |        | $f = 1kHz$ , $THD + N = 10\%$ , $PVCC = 12V$ , $R_{LOAD} = 8\Omega$                            |           |      | 9    |     | W     |
| Power output           |        | $f = 1kHz$ , $THD + N = 10\%$ , $PVCC = 16V$ , $R_{LOAD} = 8\Omega$                            |           |      | 15   |     | VV    |
|                        |        | $P_{OUT}$ = 5W, f = 1kHz, F<br>$R_{LOAD}$ = 8 $\Omega$                                         |           | 0.1  |      | %   |       |
| THD + noise            |        | $P_{OUT}$ = 5W, f = 1kHz, F<br>$R_{LOAD}$ = 8 $\Omega$                                         |           | 0.05 |      | %   |       |
|                        |        | $P_{OUT}$ = 7.5W, f = 1kHz<br>$R_{LOAD}$ = 4 $\Omega$                                          |           | 0.15 |      | %   |       |
|                        |        | $P_{OUT}$ = 7.5W, f = 1kHz, $PV_{CC}$ = 18V, $R_{LOAD}$ = $4\Omega$                            |           |      | 0.1  |     | %     |
| Efficiency             |        | $P_{OUT} = 9W$ , THD + N = 10%,<br>V <sub>CC</sub> = 12V, 1kHz, R <sub>LOAD</sub> = 8 $\Omega$ |           |      | 90   |     | %     |
| Noise floor            |        | A-weighted, 20Hz to 22kHz                                                                      |           |      | 115  |     | μV    |
| Signal-to-noise ratio  |        | f = 1kHz, THD + N = 1%, A-weighted                                                             |           |      | -102 |     | dB    |
| Power supply rejection |        | V <sub>RIPPLE</sub> = 300mV <sub>PP</sub> , inputs AC-coupled to                               | f = 1kHz  |      | -50  |     | dB    |
|                        |        | AGND                                                                                           | f = 217Hz | •    | -50  |     | dB    |

<sup>7)</sup> Operating specifications are for the IC in a typical application circuit. Not production tested.



#### TYPICAL CHARACTERISTICS

PVCC = 12V, T<sub>J</sub> = -40°C to +125°C, unless otherwise noted.





Vos vs. Temperature



**EN Falling vs. Temperature** 



Io vs. Temperature



**EN Rising vs. Temperature** 



**PVCC Rising vs. Temperature** 





## TYPICAL CHARACTERISTICS (continued)

PVCC = 12V,  $T_J$  = -40°C to +125°C, unless otherwise noted. PVCC Falling vs. Temperature





#### TYPICAL PERFORMANCE CHARACTERISTICS

PVCC = 12V, gain = 20dB, f = 1kHz,  $T_J = 25$ °C, unless otherwise noted.

THD + N vs. Frequency 12V, 8Ω + 66 $\mu$ H





#### THD + N vs. Frequency

16V, 8Ω + <math>66μH



THD + N vs. Frequency

 $18V, 8\Omega + 66\mu H$ 



#### THD + N vs. Pout

12V, 8Ω + 66 $\mu$ H



#### THD + N vs. Pout

16V, 8Ω + <math>66μH



#### THD + N vs. Pout

 $18V, 8\Omega + 66\mu H$ 





#### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

PVCC = 12V, gain = 20dB, f = 1kHz, T<sub>J</sub> = 25°C, unless otherwise noted.

**THD + N vs. P**<sub>OUT</sub> 1kHz, 8Ω + 66μH



#### Frequency Response





#### **PSRR**

Vac-ripple = 300mVpp



#### **FFT Noise Floor Test**

12V, 8Ω + 66 $\mu$ H



#### **FFT Noise Floor Test**

16V, 8Ω + <math>66μH



#### **FFT Noise Floor Test**

 $18V, 8\Omega + 66\mu H$ 





#### TYPICAL PERFORMANCE CHARACTERISTICS (continued)

PVCC = 12V, gain = 20dB, f = 1kHz, T<sub>J</sub> = 25°C, unless otherwise noted.

THD + N vs. Frequency 12V,  $4\Omega + 33\mu H$ 



#### THD + N vs. Frequency

16V, 4Ω + 33μH



THD + N vs. Frequency

18V,  $4\Omega + 33\mu H$ 



#### THD + N vs. Pout

12V, 4Ω + 33μH



#### **Frequency Response**

1W, 4Ω + 33μH



#### **FFT Noise Floor Test**

12V, 4Ω + 33μH





### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

PVCC = 12V, gain = 20dB, f = 1kHz, T<sub>J</sub> = 25°C, unless otherwise noted.











#### **BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



#### **OPERATION**

The MPQ7790 is a fully integrated, class-D mono BTL audio amplifier. Because of the switching class D output stage, power dissipation in the amplifier is reduced drastically when compared to class A, B, or A/B amplifiers, while maintaining high fidelity and low distortion.

MPQ7790 includes four high-power MOSFETs. For each half-bridge channel, the output driver stage uses two N-channel MOSFETs to deliver the pulses to the LC output filter, which in turn drives the load. To fully enhance the high-side MOSFET, the gate is driven to a voltage higher than the source by the bootstrap capacitor between OUTx and BSTx. When the output is driven low, the bootstrap capacitor is charged from the power supply through an internal circuit. The gate of the high-side MOSFET is driven high from the voltage at the bootstrap supply, forcing the MOSFET gate to a voltage higher than the power supply voltage and allowing MOSFET to fully turn on, reducing power loss in the amplifier.

The gain of the MPQ7790 is set by the input terminals, GAIN0 and GAIN1. The actual gain settings are controlled by ratios of the input and feedback resistors.

#### **Enable Function**

The MPQ7790 EN input is an active high enable control. To enable the MPQ7790, drive EN with a voltage of 2.0V or higher. To disable the amplifier, drive it below 0.4V. While the MPQ7790 is disabled, the PVCC operating current is about 50µA and the output driver MOSFETs are turned off.

#### **Input Signal Absence Detect**

The MPQ7790 includes an internal circuit that allows the system to automatically shut down after the absence of the audio signal. This feature is ideal for battery-operated applications.

The part also includes a delay circuit, which allows the IC to hold the flag after the absence of the audio signal. This hold time can be adjusted with an external capacitor.

The input absence flag is initially high when the device powers on. After the device is enabled, the internal circuit starts to detect the input

signal. Then the MPQ7790 holds the output report and normal operation for a delay time, which can be adjusted by the capacitor value at pin CAP\_D. The MPQ7790 turns off all the MOSFETs and pulls the input absence output low until the input signal is detected again (see Figure 2).



Figure 2: Enable On with No Signal Detected

The input absence flag output is high when an input signal is detected. The delay circuit is only activated if there is an input signal absence. The MPQ7790 then holds the output report for a delay time, which can be adjusted by the capacitor value at pin 14. Then the MPQ7790 turns off the all MOSFETs and pulls the input absence output low until the input signal is detected again.



Figure 3: Enable On with Audio Signal Present



#### **Adjustable Power Limit**

The voltage at PLIMIT can be used to limit the power that is possible based on the supply rail. Connect a resistor divider from AVCC to GND to set the power limit. Connect directly to AVCC for no power limit.

An external reference may also be used if tighter tolerance is required. It is recommended to add a 1µF capacitor from PLIMIT to GND.



Figure 4: PLIMIT Circuit Operation

The PLIMIT circuit sets a limit on the output peak-to-peak voltage by limiting the duty cycle to a fixed maximum value (see Figure 4). This limit can be thought of as a "virtual" voltage rail, which is lower than the supply connected to PVCC. This "virtual" rail is 9 times the voltage at PLIMIT. This output voltage can be used to calculate the maximum output power for a given maximum input voltage and speaker impedance with Equation (1):

$$P_{OUT} = \frac{\left(\left(\frac{R_{L}}{R_{L} + 2 \times R_{S}}\right) \times V_{P}\right)^{2}}{2 \times R_{I}}$$
 (1)

For unclipped power where Rs is the total output series resistance (including R<sub>DS(ON)</sub> and the resistance of the output filter). R<sub>L</sub> is the load resistance. V<sub>P</sub> is the peak amplifier of the output voltage.  $V_P \approx 9 x PLIMIT voltage if 8 x PLIMIT$ 

 $P_{OUT}$  @ 10% THD  $\approx$  1.25 × unclipped  $P_{OUT}$ Table 1 shows typical power limit operations.

**Table 1: Power Limit Typical Operation** 

| Test Conditions                                                                                                                                              | PLIMIT<br>Voltage | Output<br>Voltage<br>(Vp-p) | Output<br>Power<br>(10% THD) |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------|------------------------------|
| $\begin{array}{c} \text{PVCC} = 12\text{V}, \\ \text{V}_{\text{IN}} = 0.75\text{Vrms}, \\ \text{load} = 8\Omega, \\ \text{gain} = 20\text{dB} \end{array}$   | 0.93V             | 18.5                        | 5.0W                         |
| $\begin{aligned} \text{PVCC} &= 16\text{V},\\ \text{V}_{\text{IN}} &= 0.75\text{Vrms},\\ \text{load} &= 8\Omega,\\ \text{gain} &= 20\text{dB} \end{aligned}$ | 0.93V             | 18.5                        | 5.0W                         |
| PVCC = 16V,<br>$V_{IN}$ = 1Vrms,<br>load = 8Ω,<br>gain = 20dB                                                                                                | 1.40V             | 26.0                        | 10.0W                        |
| PVCC = 18V,<br>$V_{IN}$ = 1Vrms,<br>load = 8 $\Omega$ ,<br>gain = 20dB                                                                                       | 1.40V             | 26.0                        | 10.0W                        |

#### **Gain Setting**

The gain of the MPQ7790 is set by the input terminals, GAIN0 and GAIN1. The actual gain settings are controlled by ratios of the internal input and feedback resistors (see Table 2).

Table 2: Gain Setting

| GAIN0 | GAIN1 | Typ. Gain<br>(dB) | Typ. Input Impedance (kΩ) |
|-------|-------|-------------------|---------------------------|
| 0     | 0     | 20                | 75                        |
| 1     | 0     | 26                | 50                        |
| 0     | 1     | 32                | 30                        |
| 1     | 1     | 36                | 20                        |

#### Over-Temperature Shutdown

Thermal monitoring is integrated into the MPQ7790. If the die temperature rises above 150°C, all switches turn off. The temperature must fall below 130°C before normal operation resumes, with the same power-up sequence used to prevent popping noise.

#### **Short-Circuit Performance**

The MPQ7790 has internal overload and shortcircuit protection. The currents in both the highside and low-side MOSFETs are measured. Upon detection of a short circuit, all MOSFETs on the over-current full-bridge channel go into high impedance for a fixed duration before resuming normal operation. After the fixed



duration and the short-circuit condition is removed, the MPQ7790 restarts with the normal start-up sequence to prevent a pop from occurring.

#### **Fault Output**

The MPQ7790 includes an open-drain, active low fault indicator output on the /FAULT pin. A fault triggers if either the current limit or thermal shutdown is tripped.

A fault on any channel causes /FAULT to pull low, and causes all the outputs to go into high impedance. When the fault trigger is no longer present, the MPQ7790 resumes normal operation (see Figure 5).



Figure 5: Fault Timing Chart



# APPLICATION INFORMATION COMPONENT SELECTION

#### **Delay Time for Input Signal Absence Report**

The recovery time is determined with Equation (2):

$$T_{delay} = 1.6 \times 10^8 \times C_R [sec]$$
 (2)

#### **Choosing the Output EMI Filter**

The magnetic bead-capacitor filter converts the pulses at SW to the output voltage that drives the speaker. Both the PVCC line and output current flow need magnetic beads to prevent large radiation from the high slew-rate pulse. The larger the impedance of the magnetic bead, the better the EMI performance achieved.

#### **Input Coupling Capacitor**

The input coupling capacitor transmits the AC signal from the source to the MPQ7790 while blocking the DC voltage. Choose an input coupling capacitor with a corner frequency ( $f_{IN}$ ) that is less than the passband frequency. The corner frequency is calculated with Equation (3):

$$f_{IN} = \frac{1}{2 \times \pi \times R_{IN} \times C_{IN}}$$
 (3)

The impedance of the input resistor is different depending on the gain setting. At the same gain setting, the input impedance from part to part may shift by  $\pm 20\%$  due to shifts in the actual resistance of the input resistors. However, the gain variation from part to part is small.

For design purposes, the input network should assume an input impedance of  $16k\Omega$ , which is the absolute minimum input impedance of the MPQ7790. At the lower gain settings, the input impedance could increase as high as  $90k\Omega$ .

#### **Power Source**

For maximum output power, the amplifier circuit requires a regulated external power source. A high power-supply voltage can deliver more power to a given load resistance, but a power-source voltage exceeding the maximum voltage (18V) can damage the device. The MPQ7790's power supply rejection is excellent, though power-supply noise can pass to the output. Care must be taken to minimize power supply

noise within the passband frequencies. Bypass the power supply with a large capacitor (typically aluminum electrolytic), along with two smaller  $1\mu F$  and 1nF ceramic capacitors at the  $V_{CC}$  supply pins.

#### **Output Short to Battery Protection**

If the output shorts to a voltage bus that is higher than the PVCC, the body diode of the MOSFET turns on. Depending on the current, the power loss may generate a lot of heat. A reverse blocking diode or MOSFET is recommended in series with PVCC.

## Electromagnetic Interference (EMI) Considerations

Due to the switching nature of class D amplifiers, care must be taken to minimize EMI effects from the amplifier. Proper component selection and careful attention to circuit layout can minimize the effects of EMI due to amplifier switching.

Magnetic beads are used for blocking radiated emissions from SW nodes. For the best EMI performance, use high-current and high-impedance magnetic beads. The muRata NFZ2M series CLASS D EMI filter works well in series with PVCC and four SW outputs.

The size of high-current loops that carry rapidly changing currents must be minimized. Ensure that the  $V_{\text{CC}}$  bypass capacitors are as close to the MPQ7790 as possible.

Nodes that carry rapidly changing voltage, such as SW, need to be made as small as possible. If sensitive traces run near a trace connected to SW, place a ground shield between the traces.



#### PCB Layout (8)

Efficient PCB layout is critical for optimal performance, including low output distortion and noise. For best results, refer to Figure 6 and follow the guidelines below:

- 1. Place the following components as close to the MPQ7790 as possible:
  - a. Bootstrap Capacitors:  $C_{BS}$  supplies the gate drive current to the internal HS-FET. Place  $C_{BS}$  as close to BST and SW as possible.
  - b. Power Supply Bypass Capacitors:  $C_{\text{BYP}}$  carries the transient current for the switching power stage. To avoid overstressing the MPQ7790 and creating excessive output noise, place  $C_{\text{BYP}}$  as close to the PVCC pins as possible.
- Keep the filter capacitor close to the magnetic bead. The magnetic beadcapacitor filter converts the pulse train at SW to the output voltage that drives the speaker.
- Ensure that any traces carrying the SW voltages are routed far from any input signal traces. If the trace must run near the SW trace near the input, shield the input with a ground plane between the traces.
- 4. Physically separate each channel to prevent crosstalk.
- 5. Route each power supply from the source to each channel individually, not serially. This prevents channel-to-channel coupling through the power supply input.



**Top Layer** 



Bottom Layer
Figure 6: Recommended PCB Layout

#### NOTE:

8) The recommended PCB layout is based on Figure 7.



#### TYPICAL SYSTEM CIRCUITS FOR AUTOMOTIVE APPLICATION



**Figure 7: Typical Application Circuit** 



#### **PACKAGE INFORMATION**

#### TSSOP20-EP





**TOP VIEW** 

**RECOMMENDED LAND PATTERN** 





**FRONT VIEW** 

**SIDE VIEW** 





DETAIL "A"

#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION, OR GATE BURR.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
- 5) DRAWING CONFORMS TO JEDEC MO-153, VARIATION ACT.
- 6) DRAWING IS NOT TO SCALE.

**NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.