MPQ9842 36V, 2A, Low I<sub>Q</sub>, Step-Down Converter AEC-Q100 Qualified #### DESCRIPTION MPQ9842 The is high-frequency, а synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. It offers a very compact solution that achieves 2A of continuous output current with excellent load and line regulation over a wide 3.3V to 36V input supply range. The switching frequency is programmable or can be synchronized to an external clock in the range of 350kHz to 2.5MHz. Synchronous operation and ultra-low 14µA sleep mode quiescent current provide high efficiency over the output current load range, allowing the MPQ9842 to be used in a variety of step-down applications in automotive environments and battery-powered applications. Peak-current-mode operation provides fast transient response and eases loop stabilization. The excellent low dropout performance allows the MPQ9842 to be used in high duty cycle applications. Full protection features include over-current protection (OCP), short-circuit protection (SCP), and thermal shutdown. An open-drain power good (PG) signal indicates when the output is within 10% of its nominal voltage. The MPQ9842 is available in a space-saving QFN-16 (3mmx4mm) package. ### **FEATURES** - 2µA Low Shutdown Supply Current - 14µA No-Load Quiescent Current - Internal 125m $\Omega$ High-Side and 55m $\Omega$ Low-Side MOSFET - 350kHz to 2.5MHz Programmable Switching Frequency - Power Good (PG) Output - External Soft Start (SS) - 80ns Minimum On Time - Selectable Forced CCM and AAM - Hiccup Over-Current Protection (OCP) - AEC-Q100 Grade-1 - Available in a QFN-16 (3mmx4mm) Package ### **APPLICATIONS** - Automotive Systems - Industrial Power Systems All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are registered trademarks of Monolithic Power Systems, Inc. #### TYPICAL APPLICATION **Output Adjustable Version** **Output Fixed Version** ### ORDERING INFORMATION | Part Number* | Package | Top Marking | MSL Rating** | |-----------------------|------------------|-------------|--------------| | MPQ9842GL | | | | | MPQ9842GL-AEC1 | | | | | MPQ9842GLE-AEC1*** | QFN-16 (3mmx4mm) | See Below | 1 | | MPQ9842GLE-33-AEC1*** | | | | | MPQ9842GLE-5-AEC1*** | | | | \* For Tape & Reel, add suffix –Z (e.g. MPQ9842GL–Z) \*\* Moisture Sensitivity Level Rating \*\*\*Wettable Flank # TOP MARKING (MPQ9842GL & MPQ9842GL-AEC1) MPYW 9842 LLL MP: MPS prefix Y: Year code WW Week code 9842: First four digits of the part number LLL: Lot number # **TOP MARKING (MPQ9842GLE-AEC1)** MPYW 9842 LLL E MP: MPS prefix Y: Year code W: Week code 9842: First four digits of the part number LLL: Lot number E: Wettable lead flank # **TOP MARKING (MPQ9842GLE-33-AEC1)** MPYW 9842 LLL E33 MP: MPS prefix Y: Year code W: Week code 9842: First four digits of the part number LLL: Lot number E: Wettable lead flank 33: 3.3V fixed output # **TOP MARKING (MPQ9842GLE-5-AEC1)** <u>MPYW</u> 9842 LLL **E**5 MP: MPS prefix Y: Year code W: Week code 9842: First four digits of the part number LLL: Lot number E: Wettable lead flank 5: 5V fixed output ### **PACKAGE REFERENCE** # **ABSOLUTE MAXIMUM RATINGS (1)** | Supply voltage (VIN) | 0.3V to 40V | |------------------------------------|-------------------------------------| | Switch voltage (V <sub>SW</sub> )0 | $.3V \text{ to } V_{IN} + 0.3V$ | | BST voltage (V <sub>BST</sub> ) | V <sub>SW</sub> + 6.5V | | EN voltage (V <sub>EN</sub> ) | 0.3V to 40V | | BIAS voltage (V <sub>BIAS</sub> ) | 0.3V to 20V | | All other pins | 0.3V to 6V | | Continuous power dissipation (7 | $\Gamma_A = +25^{\circ}C)^{(2)(5)}$ | | QFN-16 (3mmx4mm) | 2.9W | | Junction temperature | 150°C | | Lead temperature | 260°C | | Storage temperature | 65°C to 150°C | | | | ### Electrostatic Discharge (ESD) Ratings | Human body model (HBM) | ±2kV | |----------------------------|-------| | Charged device model (CDM) | ±750V | #### **Recommended Operating Conditions** | Supply voltage (VIN) | 3.3V to 36V | |--------------------------------------------|-----------------| | Operating junction temp. (T <sub>J</sub> ) | (3) | | | -40°C to +125°C | ### Thermal Resistance (4) θ<sub>JA</sub> θ<sub>JC</sub> | QFN-16 (3mmx4mm) | | |------------------|--------------------------| | JESD51-7 | 48 11°C/W <sup>(4)</sup> | | EV9842-L-00A | 5°C/W <sup>(5)</sup> | #### NOTES: - Absolute maximum ratings are rated under room temperature unless otherwise noted. Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature, $T_J(MAX)$ , the junction-to-ambient thermal resistance, $\theta_{JA}$ , and the ambient temperature, $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = ( $T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can produce an excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - Mission profiles requiring operation above 125°C T<sub>J</sub> may be supported; contact MPS for details. - 4) Measured on JESD51-7, 4-layer PCB. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application, the value of θ<sub>JC</sub> shows the thermal resistance from junction-to-case bottom. - 5) Measured on an MPS EVB: 6.35cmx6.35cm, 2oz. copper thickness, 4-layer PCB, the value of $\theta_{JC}$ shows the thermal resistance from junction-to-case top. # **ELECTRICAL CHARACTERISTICS** VIN = 12V, $V_{EN}$ = 2V, $T_J$ = -40°C to +125°C,unless otherwise noted. Typical values are at $T_J$ = +25°C. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------------|------------------------|---------------------------------------------------------------------------|------|------|------|-------| | VIN quiescent current | ΙQ | V <sub>FB</sub> = 0.85V, no load,<br>no switching, T <sub>J</sub> = +25°C | | 14 | 21 | μA | | | | V <sub>FB</sub> = 0.85V, no load, no switching | | | 29 | | | VIN shutdown current | Ishdn | $V_{EN} = 0V$ | | 2 | 6 | μΑ | | VIN under-voltage lockout threshold rising | INUVRISING | | 2.4 | 2.8 | 3.2 | V | | VIN under-voltage lockout threshold hysteresis | INUV <sub>HYS</sub> | | | 150 | | mV | | EN rising threshold | V <sub>EN_RISING</sub> | | 0.9 | 1.05 | 1.2 | V | | EN threshold hysteresis | V <sub>EN_HYS</sub> | | | 120 | | mV | | Foodbook reference veltere | V | | 784 | 800 | 816 | mV | | Feedback reference voltage | $V_{REF}$ | T <sub>J</sub> = +25°C | 792 | 800 | 808 | mV | | Output voltage accuracy for the | | | 3217 | 3300 | 3383 | mV | | MPQ9842-33 | | T <sub>J</sub> = +25°C | 3250 | 3300 | 3350 | mV | | Output voltage accuracy for the | | | 4875 | 5000 | 5125 | mV | | MPQ9842-5 | | T <sub>J</sub> = +25°C | 4925 | 5000 | 5075 | mV | | HS switch on resistance | Ron_Hs | V <sub>BST</sub> - V <sub>SW</sub> = 5V | | 125 | 165 | mΩ | | LS switch on resistance | R <sub>ON_LS</sub> | | | 55 | 85 | mΩ | | | | $R_{FREQ} = 180k\Omega$ or from sync clock | 400 | 475 | 550 | kHz | | Switching frequency | f <sub>SW</sub> | $R_{FREQ} = 82k\Omega$ or from sync clock | 850 | 1000 | 1150 | kHz | | | | $R_{FREQ} = 27k\Omega$ or from sync clock | 2250 | 2500 | 2750 | kHz | | Minimum on time (6) | ton_min | | | 80 | | ns | | SYNC input low voltage | V <sub>SYNC_LOW</sub> | | | | 0.4 | V | | SYNC input high voltage | V <sub>SYNC_HIGH</sub> | | 1.8 | | | V | | Current limit | ILIMIT_HS | Duty cycle = 40% | 4.0 | 5.0 | 6.8 | Α | | Low-side valley current limit | ILIMIT_LS | $V_{OUT} = 3.3V, L = 4.7\mu H$ | 2.5 | 3.8 | 5.1 | Α | | ZCD current | I <sub>ZCD</sub> | | | 0.1 | | Α | | Reverse current limit | ILIMIT_REVERSE | | | 3 | | Α | | Switch leakage current | Isw_Lkg | | | 0.01 | 1 | μA | | Soft-start current | Iss | Vss = 0.8V | 5 | 10 | 15 | μΑ | | VCC regulator | Vcc | | | 5 | | V | | VCC load regulation | | Icc = 5mA | | | 3.5 | % | | Thermal shutdown (6) | T <sub>SD</sub> | | | 170 | | °C | | Thermal shutdown hysteresis (6) | T <sub>SD_HYS</sub> | | | 20 | | °C | # **ELECTRICAL CHARACTERISTICS** (continued) VIN = 12V, $V_{EN}$ = 2V, $T_J$ = -40°C to +125°C, unless otherwise noted. Typical values are at $T_J$ = +25°C. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |-----------------------------------------------------------|---------------|-------------------------|-------|-------|-------|-------| | DC vising threshold ()/ ()/ ) | PGRISING | V <sub>FB</sub> rising | 85 | 90 | 95 | 0/ | | PG rising threshold (V <sub>FB</sub> /V <sub>REF</sub> ) | | V <sub>FB</sub> falling | 105 | 110 | 115 | % | | DC folling throughold ()/ / // | PGFALLING | V <sub>FB</sub> falling | 79 | 84 | 89 | 0/ | | PG falling threshold (V <sub>FB</sub> /V <sub>REF</sub> ) | | V <sub>FB</sub> rising | 113.5 | 118.5 | 123.5 | % | | DC de clitch time or | tpg_deglitch | PG from low to high | | 30 | | μs | | PG deglitch timer | | PG from high to low | | 50 | | μs | | PG output voltage low | $V_{PG\_LOW}$ | I <sub>SINK</sub> = 2mA | | 0.2 | 0.4 | V | #### NOTE: 6) Not tested in production, guaranteed by design and characterization. ### TYPICAL CHARACTERISTICS VIN = 12V, $T_J$ = -40°C to +125°C, unless otherwise noted. # TYPICAL CHARACTERISTICS (continued) VIN = 12V, $T_J$ = -40°C to +125°C, unless otherwise noted. ### TYPICAL PERFORMANCE CHARACTERISTICS VIN = 12V, $V_{OUT}$ = 5V, Io=2A, L = 4.7 $\mu$ H, $f_{SW}$ = 450kHz, with EMI filters, $T_A$ = +25°C, unless otherwise noted. (7) CISPR25 Class 5 Peak Conducted Emissions 150kHz -108MHz CISPR25 Class 5 Average Conducted Emissions 150kHz - 108MHz CISPR25 Class 5 Peak Radiated Emissions 150kHz-30MHz CISPR25 Class 5 Average Radiated Emissions 150kHz-30MHz CISPR25 Class 5 Peak Radiated Emissions Horizontal, 30MHz-200MHz CISPR25 Class 5 Average Radiated Emissions Horizontal, 30MHz-200MHz VIN = 12V, $V_{OUT}$ = 5V, Io=2A, L = 4.7 $\mu$ H, $f_{SW}$ = 450kHz, with EMI filters, $T_A$ = +25°C, unless otherwise noted. (7) # **CISPR25 Class 5 Peak Radiated Emissions** Vertical, 30MHz-200MHz ### **CISPR25 Class 5 Average Radiated Emissions** Vertical, 30MHz-200MHz # CISPR25 Class 5 Peak Radiated Emissions Horizontal, 200MHz-1GHz #### **CISPR25 Class 5 Average Radiated Emissions** Horizontal, 200MHz-1GHz ### **CISPR25 Class 5 Peak Radiated Emissions** Vertical, 200MHz-1GHz ### **CISPR25 Class 5 Average Radiated Emissions** Vertical,200MHz-1GHz 7) The EMC test results are based on the application circuit with EMI filters as shown in Figure 14. Fsw vs. RFREQ Output Voltage vs. Load Current VIN = 12V, $V_{OUT}$ = 3.3V, L = 10 $\mu$ H, $f_{SW}$ = 500kHz, AAM, $T_A$ = +25°C, unless otherwise noted. **Case Temperature Rise** VIN = 12V, $V_{OUT}$ = 3.3V, L = 10 $\mu$ H, $f_{SW}$ = 500kHz, AAM, $T_A$ = +25°C, unless otherwise noted. © 2022 MPS. All Rights Reserved. VIN = 12V, $V_{OUT}$ = 3.3V, L = 10 $\mu$ H, $f_{SW}$ = 500kHz, AAM, $T_A$ = +25°C, unless otherwise noted. Sync In Transient I<sub>OUT</sub> = 2A, SYNC = 1MHz # Forced CCM Entry IOUT = 0A, Pull Sync High before Startup # **PIN FUNCTIONS** | D' " | | | | | | |------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Pin #<br>QFN-16<br>(3mmx4mm) | Name | Description | | | | | 1 | PHASE | <b>Selectable in-phase or 180° out-of-phase of the SYNC input.</b> Pull PHASE high to be in-phase. Pull PHASE low to be 180° out-of-phase. Recommend to connect this pin to GND if not used. | | | | | 2 | VIN | <b>Input supply.</b> VIN supplies power to all of the internal control circuitries and the power switch connected to SW. Place a decoupling capacitor to ground close to VIN to minimize switching spikes. | | | | | 3, 10 | SW | <b>Switch node.</b> SW is the output of the internal power switch. Pin 3 and Pin 10 are internally connected. | | | | | 4, 9 | PGND | <b>Power ground.</b> PGND is the reference ground of the power device and requires careful consideration during PCB layout. For best results, connect PGND with copper pours and vias. | | | | | 5 | EN | <b>Enable.</b> Pull EN below the specified threshold to shut the chip down. Pull EN above the specified threshold to enable the chip. | | | | | 6 | SYNC | <b>Synchronize.</b> Apply a 350kHz to 2.5MHz clock signal to SYNC to synchronize the internal oscillator frequency to the external clock. The external clock should be at least 250kHz larger than the R <sub>FREQ</sub> set frequency. SYNC can also be used to select forced continuous conduction mode (CCM) or advanced asynchronous mode (AAM). Before the chip starts up, drive SYNC low or leave SYNC floating to choose AAM, and drive SYNC high to external power source or pull up SYNC to VCC directly to set the part forced CCM mode. | | | | | 7 | PG | Power good output. The output of PG is an open drain. Float PG if not used. | | | | | 8 | BIAS | <b>Bias input.</b> Connect BIAS to an external power supply (5V ≤ V <sub>BIAS</sub> ≤ 18V) to reduce power dissipation and increase efficiency. Float BIAS or connect BIAS to ground if not used. | | | | | 11 | BST | <b>Bootstrap.</b> BST is the positive power supply for the high-side MOSFET driver connected to SW. Connect a bypass capacitor between BST and SW. | | | | | 12 | VCC | Bias supply. VCC supplies power to the internal control circuit and gate drivers. Place a decoupling capacitor (≥1µF) to ground close to VCC. | | | | | 13 | AGND | Analog ground. AGND is the reference ground of the logic circuit. | | | | | 14 | SS | <b>Soft-start input.</b> Place a capacitor from SS to AGND to set the soft-start period. The MPQ9842 sources 10µA from SS to the soft-start capacitor during start-up. As the SS voltage rises, the feedback threshold voltage increases to limit inrush current during start-up. There is an internal 0.7ms soft-start setting, the final SS time is determined by the longer time between 0.7ms and external SS setting time. | | | | | 15 | FB | <b>Feedback input.</b> For adjustable output version, connect FB to the center point of the external resistor divider. The feedback threshold voltage is 0.8V. Place the resistor divider as close to FB as possible. Avoid placing vias on the FB traces. For fixed output version, connect FB pin to the output directly. | | | | | 16 | FREQ | <b>Switching frequency program.</b> Connect a resistor from FREQ to ground to set the switching frequency. | | | | ### **BLOCK DIAGRAM** Figure 1-1: Functional Block Diagram of Output Adjustable Version Figure 1-2: Functional Block Diagram of Fixed Output Version #### **OPERATION** The MPQ9842 is a synchronous, step-down, switching regulator with integrated, internal, high-side and low-side power MOSFETs. The MPQ9842 provides 2A of highly efficient output current with current mode control. The MPQ9842 features a wide input voltage range, switching frequency programmable from 350kHz to 2.5MHz, external soft start, and precision current limit. Its very low operational quiescent current makes it suitable for battery-powered applications. #### **Pulse-Width Modulation (PWM) Control** At moderate-to-high output currents, the MPQ9842 operates in a fixed-frequency, peak-current-control mode to regulate the output voltage. An internal clock initiates a PWM cycle. At the rising edge of the clock, the high-side power MOSFET (HS-FET) is turned on and remains on until its current reaches the value set by the COMP voltage ( $V_{\text{COMP}}$ ). If the current in the HS-FET does not reach $V_{\text{COMP}}$ in one PWM period, the HS-FET remains on, saving a turn-off operation. When the high-side power switch is off, the lowside MOSFET (LS-FET) turns on immediately and remains on until the next cycle begins. For each turn-on and -off in a switching cycle, the HS-FET turns on and off with a minimum on and off time limit. #### Advanced Asynchronous Mode (AAM) The MPQ9842 employs advanced asynchronous mode (AAM) functionality to optimize efficiency during light-load or no-load conditions. AAM can be enabled by connecting SYNC to a low level (<0.4V) before start-up; CCM can be able when connecting SYNC to a high level (>1.8V) before start-up. SYNC can be used to synchronize switching again after start-up. If continuous conduction mode (CCM) is enabled, the MPQ9842 is forced to work with a fixed frequency regardless of the output load current. The advantage of CCM is the controllable frequency and smaller output ripple, but it also has low efficiency at light load (see Figure 2). If AAM is enabled, the MPQ9842 first enters non-synchronous operation for as long as the inductor current is approaching zero at light load. If the load is further decreased or is at no load, $V_{\text{COMP}}$ drops below the AAM voltage ( $V_{\text{AAM}}$ ). The MPQ9842 enters power-save mode (PSM), putting the chip into sleep mode, which consumes very low quiescent current to further improve light-load efficiency. In PSM, the internal clock is reset whenever $V_{\text{COMP}}$ crosses over $V_{\text{AAM}}$ , and the crossover time is taken as the benchmark of the next clock. When the load increases, and the DC value of $V_{\text{COMP}}$ is higher than $V_{\text{AAM}}$ , the operation mode is discontinuous conduction mode (DCM) or CCM, which have a constant switching frequency. Figure 2: AAM and Forced CCM #### **Error Amplifier (EA)** The error amplifier (EA) compares the FB voltage with the internal reference (0.8V) and outputs a current proportional to the difference between the two. This output current is then used to charge or discharge the internal compensation network to form $V_{\text{COMP}}$ , which is used to control the power MOSFET current. The optimized internal compensation network minimizes the external component count and simplifies the control loop design. #### **Bootstrap Charging** The bootstrap capacitor (0.1µF to 1µF) is charged and regulated to about 5V by the dedicated internal bootstrap regulator. When the voltage between the BST and SW nodes is lower than its regulation, a PMOS pass transistor connected from VIN to BST is turned on. The charging current path is from VIN to BST to SW. The external circuit should provide enough voltage headroom to facilitate charging. When the HS-FET is on, VIN is about equal to SW, so the bootstrap capacitor cannot be charged. At a higher duty cycle operation condition, the time period available to the bootstrap charging is less, so the bootstrap capacitor may not be charged sufficiently. In case the external circuit does not have sufficient voltage or time to charge the bootstrap capacitor, extra external circuitry can be used to ensure that the bootstrap voltage is in the normal operation region. #### **Low Dropout Operation (BST Refresh)** To improve dropout, the MPQ9842 is designed to operate at close to 100% duty cycle for as long as the BST to SW voltage is greater than 2.5V. When the voltage from BST to SW drops below 2.5V, the HS-FET is turned off using an under-voltage lockout (UVLO) circuit, which allows the LS-FET to conduct and refresh the charge on the BST capacitor. In PSM or DCM, the LS-FET is forced on to refresh the BST voltage. Since the supply current sourced from the BST capacitor is low, the HS-FET can remain on for more switching cycles than are required to refresh the capacitor, making the effective duty cycle of the switching regulator high. The effective duty cycle during the dropout of the regulator is mainly influenced by the voltage drops across the power MOSFET, inductor resistance, low-side diode, and printed circuit board resistance. #### **Internal Regulator** Most of the internal circuitry is powered on by the 5V internal regulator. This regulator takes the VIN input and operates in the full VIN range. When VIN is greater than 5V, the output of the regulator is in full regulation. When VIN is lower than 5V, the output degrades. For better thermal performance, connect BIAS to an external 5V source. VCC and the internal circuit are then powered by BIAS. Since there is an internal diode between BIAS and the internal circuit, float BIAS or connect BIAS to GND if not being used. #### **Enable (EN) Control** EN is a digital control pin that turns the regulator on and off. When EN is pulled below its threshold voltage, the chip is put into the lowest shutdown current mode. Pulling EN above its threshold voltage turns on the part. Do not float EN. #### Frequency Programmable (FREQ) The MPQ9842 oscillating frequency is programmed by either an external resistor (R<sub>FREQ</sub>) from FREQ to ground or by a logic level SYNC signal. The value of $R_{FREQ}$ can be calculated with Equation (1): $$R_{FREQ}(k\Omega) = \frac{170000}{f_s^{1.11}(kHz)}$$ (1) The chip can be synchronized to an external clock range from 350kHz up to 2.5MHz through FREQ/SYNC. #### SYNC and PHASE The internal oscillator frequency can also be synchronized to an external clock ranging from 350kHz to 2.5MHz through SYNC. The external clock should be at least 250kHz larger than the R<sub>FREQ</sub> set frequency. Ensure that the high amplitude of the SYNC clock is higher than 1.8V, and low amplitude is lower than 0.4V. There is no pulse width requirement, but there is always parasitic capacitance of the pad, so if the pulse width is too short, a clear rising and falling edge may not be seen due to the parasitic capacitance. The pulse should be longer than 100ns in application. PHASE is used when two or more MPQ9842 devices are in parallel with the same SYNC clock. Pulling PHASE high forces the device to operate in-phase of the SYNC clock. Pulling PHASE low forces the device to be 180° out-of-phase of the SYNC clock. By setting different voltages for PHASE, two devices can operate in 180° out-of-phase to reduce the total input current ripple, so a smaller input bypass capacitor can be used (see Figure 3). The PHASE rising threshold is about 2.5V with a 400mV hysteresis. Figure 3: In-Phase and 180° Out-of-Phase ### Soft Start (SS) Soft start (SS) is implemented to prevent the converter output voltage from overshooting during start-up. When the chip starts up, an internal current source begins charging the external soft-start capacitor. The internal SS voltage (V<sub>SSI</sub>) rises with the soft-start voltage (V<sub>SS</sub>), but V<sub>SSI</sub> differs from V<sub>SS</sub> in that it has a 0.5V offset and some delay. When V<sub>SS</sub> is below 0.5V, V<sub>SSI</sub> is 0V. V<sub>SSI</sub> rises from 0V to 0.8V while V<sub>SS</sub> rises from 0.5V to 1.6V. At this time, the error amplifier uses V<sub>SSI</sub> as the reference, and the output voltage ramps up from 0V to the regulated value following V<sub>SSI</sub> rising. When V<sub>SS</sub> reaches 1.6V, V<sub>SSI</sub> is 0.8V and overrides the internal V<sub>REF</sub>, so the error amplifier uses the internal V<sub>REF</sub> as the reference. The soft-start time ( $t_{SS}$ ) set by the external SS capacitor can be calculated with Equation (2): $$t_{SS}(ms) = \frac{C_{SS}(nF) \times 1.1V}{I_{SS}(\mu A)}$$ (2) Where $C_{SS}$ is the external SS capacitor, and $I_{SS}$ is the internal $10\mu A$ SS charge current. There is also an internal 0.7ms soft start when the SS pin is floating. The final SS time is determined by the longer time between 0.7ms and the external SS set time. SS can be used for tracking and sequencing. #### **Pre-Bias Start-Up** During start-up, if $V_{FB} > V_{SSI}$ -150mV, then the output has a pre-bias voltage, and neither the HS-FET or LS-FET turn on until $V_{SSI}$ -150mV is higher than FB. ### **Thermal Shutdown** Thermal shutdown is implemented to prevent the chip from running away thermally. When the silicon die temperature is higher than its upper threshold, the power MOSFETs are shut down. When the temperature is lower than its lower threshold, thermal shutdown is removed, and the MPQ9842 is enabled again. #### **Current Comparator and Current Limit** The power MOSFET current is accurately sensed via a current sense MOSFET. The current is then fed to the high-speed current comparator for current-mode control purposes. The current comparator takes this sensed current as one of its inputs. When the HS-FET is turned on, the comparator is first blanked until the end of the turn-on transition to avoid noise. Then the comparator compares the power switch current with V<sub>COMP</sub>. When the sensed current is higher than V<sub>COMP</sub>, the comparator outputs low to turn off the HS-FET. The maximum current of the internal power MOSFET is limited cycle-by-cycle internally. #### **Hiccup Protection** When the output is shorted to ground, causing the output voltage to drop below 55% of its nominal output, the IC shuts down momentarily and begins discharging the soft-start capacitor. The IC restarts with a full soft start when the soft-start capacitor is fully discharged. This hiccup process is repeated until the fault is removed. #### Start-Up and Shutdown If both VIN and EN are higher than their appropriate thresholds, the chip starts up. The reference block starts first, generating a stable reference voltage and current, and then the internal regulator is enabled. The regulator provides a stable supply for the rest of the circuitries. While the internal supply rail is up, an internal timer holds the power MOSFET off for about 50µs to blank the start-up glitches. When the soft-start block is enabled, it first holds its SS output low to ensure that the rest of the circuitries are ready before ramping up slowly. Three events can shut down the chip: EN low, VIN low, and thermal shutdown. In the shutdown procedure, the signaling path is blocked first to avoid any fault triggering. $V_{\text{COMP}}$ and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command, but its charging path is disabled. ### Power Good (PG) Output The MPQ9842 has a power good (PG) indicator. PG is the open drain of a MOSFET and should be connected to VCC or another voltage source through a resistor (e.g.: $100k\Omega$ ). In the presence of an input voltage, the MOSFET turns on so that PG is pulled low before SS is ready. When the regulator output is within ±10% of its nominal output, the PG output is pulled high after a delay, typically 30µs. When the output voltage moves outside of this range with a hysteresis, the PG output is pulled low with a 50µs delay to indicate a failure output status. #### APPLICATION INFORMATION #### **Setting the Output Voltage** For adjustable output version, the external resistor divider connected to FB sets the output voltage (see Figure 4). Figure 4: Feedback Network Choose $R_{FB1}$ first, then $R_{FB2}$ can be calculated with Equation (3): $$R_{FB2} = \frac{R_{FB1}}{\frac{V_{OUT}}{0.8V} - 1}$$ (3) Table 1 lists the recommended feedback resistor values for common output voltages. Table 1: Resistor Selection for Common Output Voltages | Vout (V) | R <sub>FB1</sub> (kΩ) | R <sub>FB2</sub> (kΩ) | |----------|-----------------------|-----------------------| | 3.3 | 41.2 (1%) | 13 (1%) | | 5 | 68.1 (1%) | 13 (1%) | For fixed output version, connect FB pin to the output directly. ### **Selecting the Inductor** A $1\mu H$ to $10\mu H$ inductor with a DC current rating at least 25% higher than the maximum load current is recommended for most applications. For higher efficiency, choose an inductor with a lower DC resistance. An inductor with a larger value results in less ripple current and a lower output ripple voltage, but also has a larger physical size, higher series resistance, and lower saturation current. A good rule for determining the inductor value is to allow the inductor ripple current to be approximately 30% of the maximum load current. The inductance value can then be calculated with Equation (4): $$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_{I}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (4) Where $\Delta I_L$ is the peak-to-peak inductor ripple current. Choose the inductor ripple current to be approximately 30% of the maximum load current. The maximum inductor peak current can be calculated with Equation (5): $$I_{LP} = I_{LOAD} + \frac{V_{OUT}}{2f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (5) ### Selecting the Input Capacitor The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply AC current to the converter while maintaining the DC input voltage. For the best performance, use low ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, use a $4.7\mu\text{F}$ to $10\mu\text{F}$ capacitor. It is strongly recommended to use another lower-value capacitor (e.g.: $0.1\mu\text{F}$ ) with a small package size (0603) to absorb high-frequency switching noise. Place the smaller capacitor as close to VIN and GND as possible. Since $C_{IN}$ absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (6): $$I_{CIN} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (6) The worst-case condition occurs at $VIN = 2V_{OUT}$ , shown in Equation (7): $$I_{CIN} = \frac{I_{LOAD}}{2} \tag{7}$$ For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current. The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g.: 0.1µF) as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple caused by capacitance can be estimated with Equation (8): $$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (8) #### **Selecting the Output Capacitor** The output capacitor maintains the DC output voltage. Ceramic, tantalum, or low ESR electrolytic capacitors are recommended. For best results, use low ESR capacitors to keep the output voltage ripple low. The output voltage ripple can be estimated with Equation (9): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \cdot (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \cdot (R_{\text{ESR}} + \frac{1}{8f_{\text{SW}} \times C_{\text{OUT}}}) \quad (9)$$ Where L is the inductor value and $R_{\text{ESR}}$ is the equivalent series resistance (ESR) value of the output capacitor. For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes the majority of the output voltage ripple. For simplification, the output voltage ripple can be estimated with Equation (10): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \quad (10)$$ For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be approximated with Equation (11): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \quad (11)$$ The characteristics of the output capacitor also affect the stability of the regulation system. The MPQ9842 can be optimized for a wide range of capacitance and ESR values. #### **VIN UVLO Setting** The MPQ9842 has an internal, fixed, UVLO threshold. The rising threshold is 2.8V, while the falling threshold is about 2.65V. For applications that need a higher UVLO point, the external resistor divider between VIN and EN can be used to achieve a higher equivalent UVLO threshold (see Figure 5). Figure 5: Adjustable UVLO Using EN Divider The UVLO threshold can be calculated with Equation (12) and Equation (13): $$INUV_{RISING} = (1 + \frac{R_{UP}}{R_{DOWN}}) \times V_{EN\_RISING}$$ (12) $$INUV_{FALLING} = (1 + \frac{R_{UP}}{R_{DOWN}}) \times V_{EN\_FALLING}$$ (13) Where $V_{\text{EN\_RISING}}$ is 1.05V, and $V_{\text{EN\_FALLING}}$ is 0.93V. #### **External BST Diode and Resistor** An external BST diode can enhance the efficiency of the regulator when the duty cycle is high. A power supply between 2.5V and 5V can be used to power the external bootstrap diode. VCC or $V_{\text{OUT}}$ is recommended to be this power supply in the circuit (see Figure 6). Figure 6: Optional External Bootstrap Diode to Enhance Efficiency The recommended external BST diode is IN4148, and the recommended BST capacitor value is $0.1\mu\text{F}$ to $1\mu\text{F}$ . A resistor in series with BST capacitor (R<sub>BST</sub>) can reduce the SW rising rate and voltage spikes. This helps enhance EMI performance and reduce voltage stress at a high VIN. A higher resistance is better for SW spike reduction but compromises efficiency. To make a tradeoff between EMI and efficiency, a $\leq 20\Omega$ R<sub>BST</sub> is recommended. ### **Hot-Plug Application** In a hot-plug application, the VIN pin may turn on and off frequently before the power supply can establish a connection with the IC. In applications where the input power turns on and off frequently, the BST capacitor may have a residual voltage when the IC turns on. This may turn on the high-side MOSFET (HS-FET) for a short time before $V_{\text{CC}}$ can rise sufficiently high, which can cause an unexpected overshoot on VOUT. To protect the IC, hot-plug applications are not recommended. If a hot-plug application must be initiated, use a small BST capacitor (e.g. 47nF), a large VCC capacitor (e.g. 4.7 $\mu$ F), and a large PG resistor (e.g. 1M $\Omega$ ) to reduce the overshoot risk. Contact an MPS FAE to confirm the design. ### PCB Layout Guidelines (8) Efficient PCB layout, especially for the input capacitor placement, is critical for stable operation. A four-layer layout is strongly recommended to achieve better thermal performance. For best results, refer to Figure 7 and follow the guidelines below. - Place symmetric input capacitors as close to VIN and GND as possible. Recommend to connect pin1 to GND for symmetric input structure if in-phase not used. Pin3 and pin10 are internally connected. Connecting together on layout or not are both OK. Recommend to leave pin3 floating for shorter pin4 and pin1 trace and smaller input hot loop. - 2. Use a large ground plane to connect to PGND directly. - 3. Add vias near PGND if the bottom layer is a ground plane. - 4. Ensure that the high-current paths at GND and VIN have short, direct, and wide traces. - Place the ceramic input capacitor, especially the small package size (0603) input bypass capacitor, as close to VIN and PGND as possible to minimize highfrequency noise. - Keep the connection of the input capacitor and VIN as short and wide as possible. - Place the VCC capacitor as close to VCC and GND as possible. - Route SW and BST away from sensitive analog areas such as FB. - Place the feedback resistors close to the chip to ensure that the trace connecting to FB is as short as possible. - 10. Use multiple vias to connect the power planes to internal layers. #### NOTE: 8) The recommended PCB layout is based on Figure 8. **Top Layer** Inner Layer 1 Figure 7: Recommended PCB Layout ### TYPICAL APPLICATION CIRCUITS **Figure 8: V**<sub>OUT</sub> = **3.3V**, f<sub>SW</sub> = **500kHz** Figure 9: Vout = 5V, fsw = 500kHz © 2022 MPS. All Rights Reserved. # TYPICAL APPLICATION CIRCUITS (continued) Figure 10: $V_{OUT} = 3.3V$ , $f_{SW} = 2.2MHz$ **Figure 11: Vout = 5V, fsw = 2.2MHz** © 2022 MPS. All Rights Reserved. # TYPICAL APPLICATION CIRCUITS (continued) Figure 12: Vout = 3.3V, fsw=500kHz for Big FB Resistor Divider Application Figure 13: Vout = 3.3V, fsw = 2.2MHz for Big FB Resistor Divider Application Figure 14: Application Circuit with EMI Filter @Vout = 5V/2A, fsw = 450kHz Figure 15: 3.3V Fixed Output, fsw = 500kHz Figure 16: 5V Fixed Output, f<sub>SW</sub> = 500kHz ### **PACKAGE INFORMATION** ### QFN-16 (3mmx4mm) Non-Wettable Flank **TOP VIEW** **BOTTOM VIEW** **SIDE VIEW** #### **RECOMMENDED LAND PATTERN** ## NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. - 3) JEDEC REFERENCE IS MO-220. - 4) DRAWING IS NOT TO SCALE. # PACKAGE INFORMATION (continued) ### QFN-16 (3mmx4mm) Wettable Flank #### **TOP VIEW** **BOTTOM VIEW** **SIDE VIEW** **SECTION A-A** RECOMMENDED LAND PATTERN #### -3.70 **NOTE:** - 1) THE LEAD SIDE IS WETTABLE. - 2) ALL DIMENSIONS ARE IN MILLIMETERS. - 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch | |--------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------| | MPQ9842GL-Z | | | | | | | | | MPQ9842GL-AEC1-Z | OFN 40 | OFN 46 | | | | ļ | | | MPQ9842GLE-AEC1-Z | | | | | | | | | MPQ9842GLE-33- | QFN-16<br>(3mmx4mm) | 5000 | N/A | N/A | 13in | 12mm | 8mm | | AEC1-Z | (SIIIIIX4IIIII) | | | | | | | | MPQ9842GLE-5-AEC1- | | | | | | | | | Z | | | | | | | | ### **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------| | 1.0 | 3/3/2017 | Initial Release | - | | 1.01 | 10/23/2017 | Updated the Recommended Operating Conditions | 4 | | | | Added the MPQ9842-5/33 order package information | 1, 2, 3, 20 | | | | Updated the Recommended Operating Conditions | 4 | | | | Added the EMC result of CISPR 25 class 5 | 9, 10 | | 1.02 | 4/19/2019 | Added the PHASE and PG pin connection when not used in pin description | 19 | | | | Added the force CCM setting when starting up in the pin description | 19 | | | Added the MSL rating | 2 | | | | | Deleted "Under Qualification" in the Ordering Information section | 2 | | | | Added the ESD ratings | 4 | | | | Updated the thermal resistance description for $\theta_{JA}$ and $\theta_{JC}$ , based on the EVB and the continuous power dissipation | 4 | | 1.1 | 7/29/2022 | Added the 3.3V and 5V fixed output accuracy | 5 | | | | Updated the load and line regulation curves | 11 | | | | Updated the Soft Start (SS) section | 23 | | | | Added the Hot-Plug Application section | 27 | | | | Modified the POD error for the wettable flank | 35 | | | | Added the Carrier information section | 36 | **NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.