









AMC1306M05-Q1 SBASAI0 - FEBRUARY 2022

# AMC1306M05-Q1 Automotive, High-Precision, ±50-mV Input, Reinforced Isolated Delta-Sigma Modulator

## 1 Features

- AEC-Q100 qualified for automotive applications: Temperature grade 1: –40°C to +125°C, T<sub>A</sub>
- **Functional Safety-Capable** 
  - Documentation available to aid functional safety system design
- Linear input voltage range: ±50 mV
- Low DC errors:
  - Offset error: ±50 µV (max)
  - Offset drift: 1 µV/°C (max)
  - Gain error: ±0.2% (max)
  - Gain drift: ±40 ppm/°C (max)
- High CMTI: 100 kV/µs (min)
- Low EMI: Meets CISPR-11 and CISPR-25 standards
- Safety-related certifications:
  - 7070-V<sub>PFAK</sub> reinforced isolation per DIN VDE V 0884-11: 2017-01
  - 5000-V<sub>RMS</sub> isolation for 1 minute per UL1577

## 2 Applications

- Shunt-resistor-based current sensing and isolated voltage measurements in:
  - Traction inverters
  - **Onboard chargers**
  - DC/DC converters
  - HEV/EV DC chargers

## **3 Description**

The AMC1306M05-Q1 is a precision, delta-sigma  $(\Delta\Sigma)$  modulator with the output separated from the input circuitry by an isolation barrier that is highly resistant to magnetic interference. This barrier is certified to provide reinforced isolation of up to 7070 V<sub>PEAK</sub> according to the DIN VDE V 0884-11 and UL1577 standards, and supports a working voltage up to 1.5  $kV_{\text{RMS}}.$  The isolation barrier separates parts of the system that operate on different common-mode voltage levels and protects the low-voltage side from voltages that can cause electrical damage or be harmful to an operator.

The input of the AMC1306M05-Q1 is optimized for direct connection to shunt resistors or other low voltage-level signal sources. The excellent DC accuracy and low temperature drift supports accurate current control in onboard chargers (OBC), DC/DC converters, traction inverters, or other high-voltage applications. By using an integrated digital filter (such as those in the TMS320F2807x or TMS320F2837x microcontroller families) to decimate the bitstream, the device can achieve 16 bits of resolution with a dynamic range of 85 dB at a data rate of 78 kSPS.

The AMC1306M05-Q1 is offered in a 8-pin, wide-body SOIC package, is AEC-Q100 qualified for automotive applications, and supports the temperature range from -40°C to +125°C.

#### Device Information<sup>(1)</sup> PACKAGE PART NUMBER BODY SIZE (NOM) AMC1306M05-Q1 SOIC (8) 5.85 mm × 7.50 mm For all available packages, see the orderable addendum at (1)the end of the data sheet. High-side supply Low-side supply (3.3 V or 5 V) (3.3 V or 5 V) AMC1306M05-Q1 DVDD AVDD <u>CLKIN</u> INP RSHUNT +50 mV ISO ΔΣ-ADC MCU orced –50 m∖ DOUT \_\_\_\_\_ INN AGND DGND || $\prec$

#### **Typical Application**



## **Table of Contents**

| 1 Features                             | 1  |
|----------------------------------------|----|
| 2 Applications                         | 1  |
| 3 Description                          |    |
| 4 Revision History                     | 2  |
| 5 Pin Configuration and Functions      |    |
| 6 Specifications                       | 4  |
| 6.1 Absolute Maximum Ratings           | 4  |
| 6.2 ESD Ratings                        |    |
| 6.3 Recommended Operating Conditions   |    |
| 6.4 Thermal Information                | 5  |
| 6.5 Power Ratings                      | 5  |
| 6.6 Insulation Specifications          |    |
| 6.7 Safety-Related Certifications      | 7  |
| Safety Limiting Values                 | 7  |
| 6.8 Electrical Characteristics         |    |
| Switching Characteristics              | 10 |
| 6.9 Timing Diagrams                    |    |
| 6.10 Insulation Characteristics Curves | 11 |
| 6.11 Typical Characteristics           | 12 |
| 7 Detailed Description                 | 18 |
| 7.1 Overview                           | 18 |

| 7.2 Functional Block Diagram                          | . 18 |
|-------------------------------------------------------|------|
| 7.3 Feature Description                               |      |
| 7.4 Device Functional Modes                           |      |
| 8 Application and Implementation                      |      |
| 8.1 Application Information                           |      |
| 8.2 Typical Application                               |      |
| 8.3 What to Do and What Not to Do                     |      |
| 9 Power Supply Recommendations                        |      |
| 10 Layout                                             |      |
| 10.1 Layout Guidelines                                | 27   |
| 10.2 Layout Example                                   | 27   |
| 11 Device and Documentation Support                   |      |
| 11.1 Documentation Support                            |      |
| 11.2 Receiving Notification of Documentation Updates. |      |
| 11.3 Support Resources                                |      |
| 11.4 Trademarks                                       |      |
| 11.5 Electrostatic Discharge Caution                  |      |
| 11.6 Glossary                                         |      |
| 12 Mechanical, Packaging, and Orderable               |      |
| Information                                           | 28   |
|                                                       |      |

## **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| February 2022 | *        | Initial Release |



## **5** Pin Configuration and Functions



### Figure 5-1. DWV Package, 8-Pin SOIC (Top View)

|     | PIN   | TYPE             |                                                                               |  |
|-----|-------|------------------|-------------------------------------------------------------------------------|--|
| NO. | NAME  | 1175             | DESCRIPTION                                                                   |  |
| 1   | AVDD  | High-side power  | Analog (high-side) power supply <sup>(1)</sup>                                |  |
| 2   | INP   | Analog input     | Noninverting analog input                                                     |  |
| 3   | INN   | Analog input     | Inverting analog input                                                        |  |
| 4   | AGND  | High-side ground | Analog (high-side) ground reference                                           |  |
| 5   | DGND  | Low-side ground  | Digital (low-side) ground reference                                           |  |
| 6   | DOUT  | Digital output   | Modulator data output                                                         |  |
| 7   | CLKIN | Digital input    | Modulator clock input with internal pulldown resistor (typical value: 1.5 MΩ) |  |
| 8   | DVDD  | Low-side power   | Digital (low-side) power supply <sup>(1)</sup>                                |  |

#### Table 5-1. Pin Functions

(1) See the *Power Supply Recommendations* section for power-supply decoupling recommendations.



## **6** Specifications

### 6.1 Absolute Maximum Ratings

see<sup>(1)</sup>

| PARAMETER              |                                                  | MIN        | МАХ         | UNIT |
|------------------------|--------------------------------------------------|------------|-------------|------|
| Power-supply voltage   | AVDD to AGND                                     | -0.3       | 6.5         | V    |
|                        | DVDD to DGND                                     | -0.3       | 6.5         | v    |
| Analog input voltage   | INP, INN                                         | AGND – 6   | AVDD + 0.5V | V    |
| Digital input voltage  | CLKIN                                            | DGND - 0.5 | DVDD + 0.5  | V    |
| Digital output voltage | DOUT                                             | DGND - 0.5 | DVDD + 0.5  | V    |
| Input current          | Continuous, any pin except power-<br>supply pins | -10        | 10          | mA   |
| Temperature            | Junction, T <sub>J</sub>                         |            | 150         | °C   |
|                        | Storage, T <sub>stg</sub>                        | -65        | 150         | C    |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                    |                         |                                                                                             | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> ,<br>HBM ESD classification level 2 | ±2000 | V    |
| V <sub>(ESD)</sub> |                         | Charged-device model (CDM), per AEC Q100-011,<br>CDM ESD classification level C6            | ±1000 | v    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## 6.3 Recommended Operating Conditions

over operating ambient temperature range (unless otherwise noted)

|                       |                                                   |                                                    | MIN    | NOM        | MAX | UNIT |  |
|-----------------------|---------------------------------------------------|----------------------------------------------------|--------|------------|-----|------|--|
| POWER                 | POWER SUPPLY                                      |                                                    |        |            |     |      |  |
| AVDD                  | Hgh-side power supply                             | AVDD to AGND                                       | 3      | 5.0        | 5.5 | V    |  |
| DVDD                  | Low-side power supply                             | DVDD to DGND                                       | 2.7    | 3.3        | 5.5 | V    |  |
| ANALOC                | SINPUT                                            | I                                                  |        |            |     |      |  |
| V <sub>Clipping</sub> | Differential input voltage before clipping output | $V_{IN} = V_{INP} - V_{INN}$                       |        | ±64        |     | mV   |  |
| V <sub>FSR</sub>      | Specified linear differential full-scale voltage  | $V_{IN} = V_{INP} - V_{INN}$                       | -50    |            | 50  | mV   |  |
| V <sub>CM</sub>       | Operating common-mode input voltage               | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to AGND | -0.032 | AVDD – 2.1 |     | V    |  |
| DIGITAL               | I/O                                               | I                                                  |        |            |     |      |  |
| V <sub>IO</sub>       | Digital input / output voltage                    |                                                    | 0      |            | VDD | V    |  |
| £                     | Innut clock frequency                             | 4.5 V ≤ AVDD ≤ 5.5 V                               | 5      | 20         | 21  | MHz  |  |
| f <sub>CLKIN</sub>    | Input clock frequency                             | 3.0 V ≤ AVDD ≤ 5.5 V                               | 5      | 20         | 20  |      |  |
| t <sub>HIGH</sub>     | Input clock high time                             |                                                    | 20     | 25         | 120 | ns   |  |
| t <sub>LOW</sub>      | Input clock low time                              |                                                    | 20     | 25         | 120 | ns   |  |
| TEMPER                | ATURE RANGE                                       |                                                    |        |            |     |      |  |
| T <sub>A</sub>        | Specified ambient temperature                     |                                                    | -40    |            | 125 | °C   |  |



## 6.4 Thermal Information

|                       |                                              | AMC1306M05-Q1 |      |
|-----------------------|----------------------------------------------|---------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DWV (SOIC)    | UNIT |
|                       |                                              | 8 PINS        |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 112.2         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 47.6          | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 60.0          | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 23.1          | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 60.0          | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a           | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 6.5 Power Ratings

|                 | PARAMETER                                                    | TEST CONDITIONS     | VALUE | UNIT  |
|-----------------|--------------------------------------------------------------|---------------------|-------|-------|
| PD              | Maximum power dissipation (both sides)                       | AVDD = DVDD = 5.5 V | 87    | mW    |
| D               | Maximum power dissinction (high side supply)                 | AVDD = 3.6 V        | 31    | mW    |
|                 | P <sub>D1</sub> Maximum power dissipation (high-side supply) | AVDD = 5.5 V        | 54    |       |
| Б               | Maximum power dissipation (low-side supply)                  | DVDD = 3.6 V        | 17    | mW    |
| P <sub>D2</sub> |                                                              | DVDD = 5.5 V        | 33    | 11144 |

#### 6.6 Insulation Specifications

over operating ambient temperature range (unless otherwise noted)

|                   | PARAMETER                                                | TEST CONDITIONS                                                                                                                                                                                                                                                               | VALUE              | UNIT              |
|-------------------|----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------------|
| GENER             | AL                                                       | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                         |                    |                   |
| CLR               | External clearance <sup>(1)</sup>                        | Shortest pin-to-pin distance through air                                                                                                                                                                                                                                      | ≥ 8.5              | mm                |
| CPG               | External creepage <sup>(1)</sup>                         | Shortest pin-to-pin distance across the package surface                                                                                                                                                                                                                       | ≥ 8.5              | mm                |
| DTI               | Distance through insulation                              | Minimum internal gap (internal clearance) of the double insulation                                                                                                                                                                                                            | ≥ 0.021            | mm                |
| СТІ               | Comparative tracking index                               | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                                                                                                         | ≥ 600              | V                 |
|                   | Material group                                           | According to IEC 60664-1                                                                                                                                                                                                                                                      | I                  |                   |
|                   | Overvoltage category                                     | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                                                                                                    | I-IV               |                   |
|                   | per IEC 60664-1                                          | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                                                                                                   | 1-111              |                   |
| DIN VDE           | E V 0884-11: 2017-01 <sup>(2)</sup>                      |                                                                                                                                                                                                                                                                               |                    | I                 |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage                | At AC voltage                                                                                                                                                                                                                                                                 | 2120               | V <sub>PK</sub>   |
| \ <i>\</i>        | Maximum-rated isolation                                  | At AC voltage (sine wave)                                                                                                                                                                                                                                                     | 1500               | V <sub>RMS</sub>  |
| V <sub>IOWM</sub> | working voltage                                          | At DC voltage                                                                                                                                                                                                                                                                 | 2120               | V <sub>DC</sub>   |
|                   | Maximum transient                                        | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification test)                                                                                                                                                                                                         | 7070               | – V <sub>PK</sub> |
| V <sub>IOTM</sub> | isolation voltage                                        | V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1 s (100% production test)                                                                                                                                                                                                  | 8480               |                   |
| V <sub>IOSM</sub> | Maximum surge<br>isolation voltage <sup>(3)</sup>        | Test method per IEC 60065, 1.2/50- $\mu$ s waveform,<br>V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> = 12800 V <sub>PK</sub> (qualification)                                                                                                                                   | 8000               | V <sub>PK</sub>   |
|                   |                                                          |                                                                                                                                                                                                                                                                               | ≤ 5                |                   |
| q <sub>pd</sub>   | Apparent charge <sup>(4)</sup>                           | Method a, after environmental tests subgroup 1,<br>$V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s, $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10$ s                                                                                                                                  | ≤ 5                | рС                |
|                   |                                                          | $\label{eq:constraint} \begin{array}{l} \mbox{Method b1, at routine test (100\% production) and preconditioning} \\ \mbox{(type test),} \\ \mbox{V}_{ini} = \mbox{V}_{IOTM}, \ t_{ini} = 1 \ s, \ \mbox{V}_{pd(m)} = 1.875 \times \mbox{V}_{IORM}, \ t_m = 1 \ s \end{array}$ | ≤ 5                |                   |
| C <sub>IO</sub>   | Barrier capacitance,<br>input to output <sup>(5)</sup>   | V <sub>IO</sub> = 0.5 V <sub>PP</sub> at 1 MHz                                                                                                                                                                                                                                | ~1.5               | pF                |
|                   |                                                          | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C                                                                                                                                                                                                                              | > 10 <sup>12</sup> |                   |
| R <sub>IO</sub>   | Insulation resistance,<br>input to output <sup>(5)</sup> | $V_{IO} = 500 \text{ V} \text{ at } 100^{\circ}\text{C} \le \text{T}_{A} \le 125^{\circ}\text{C}$                                                                                                                                                                             | > 10 <sup>11</sup> | Ω                 |
|                   |                                                          | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                                                                                                             | > 10 <sup>9</sup>  |                   |
|                   | Pollution degree                                         |                                                                                                                                                                                                                                                                               | 2                  |                   |
|                   | Climatic category                                        |                                                                                                                                                                                                                                                                               | 40/125/21          |                   |
| UL1577            | 1                                                        | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                         |                    | I                 |
| V <sub>ISO</sub>  | Withstand isolation voltage                              | $V_{\text{TEST}} = V_{\text{ISO}} = 5000 V_{\text{RMS}}$ , t = 60 s (qualification),<br>$V_{\text{TEST}} = 1.2 \times V_{\text{ISO}} = 6000 V_{\text{RMS}}$ , t = 1 s (100% production test)                                                                                  | 5000               | V <sub>RMS</sub>  |

(1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications.

(2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

(3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

(4) Apparent charge is electrical discharge caused by a partial discharge (pd).

(5) All pins on each side of the barrier are tied together, creating a two-pin device.



#### 6.7 Safety-Related Certifications

| VDE                                                                                                                                                         | UL                                                  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|
| Certified according to DIN VDE V 0884-11 (VDE V 0884-11):<br>2017-01,<br>DIN EN 60950-1 (VDE 0805 Teil 1): 2014-08, and<br>DIN EN 60065 (VDE 0860): 2005-11 | Recognized under 1577 component recognition program |
| Reinforced insulation                                                                                                                                       | Single protection                                   |
| Certificate number: pending                                                                                                                                 | File number: pending                                |

#### **Safety Limiting Values**

| PARAMETER |                                                                                                    | TEST CONDITIONS                                                                                            | MIN | TYP | MAX  | UNIT |
|-----------|----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|-----|-----|------|------|
|           |                                                                                                    | $R_{\theta JA} = 112.2^{\circ}C/W$ , AVDD = DVDD = 5.5 V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 203  | mA   |
|           | $R_{\theta JA}$ = 112.2°C/W, AVDD = DVDD = 3.6 V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |                                                                                                            |     | 309 | mA   |      |
| $P_S$     | Safety input, output, or total power <sup>(1)</sup>                                                | R <sub>θJA</sub> = 112.2°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C                                |     |     | 1114 | mW   |
| Τs        | Maximum safety temperature                                                                         |                                                                                                            |     |     | 150  | °C   |

(1) The maximum safety temperature,  $T_S$ , has the same value as the maximum junction temperature,  $T_J$ , specified for the device. The  $I_S$ and P<sub>S</sub> parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of I<sub>S</sub> and P<sub>S</sub>. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance, R<sub>0JA</sub>, in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum junction temperature.  $P_S = I_S \times AVDD_{max} + I_S \times DVDD_{max}$ , where  $AVDD_{max}$  is the maximum high-side voltage and  $DVDD_{max}$  is the maximum controller-side supply voltage.

### **6.8 Electrical Characteristics**

minimum and maximum specifications are at  $T_A = -40^{\circ}$ C to 125°C, AVDD = 3.0 V to 5.5 V, DVDD = 2.7 V to 5.5 V, INP = -50 mV to 50 mV, INN = 0 V, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted); typical specifications are at  $T_A = 25^{\circ}$ C, CLKIN = 20 MHz, AVDD = 5 V, and DVDD = 3.3 V

|                   | PARAMETER                                      | TEST CONDITIONS                                                                                                                                                                                | MIN      | TYP     | MAX  | UNIT   |  |
|-------------------|------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------|------|--------|--|
| ANALOG            | INPUTS                                         |                                                                                                                                                                                                |          |         |      |        |  |
| V <sub>CMov</sub> | Commonmode overvoltage detection level         | (INP + INN) / 2 to AGND                                                                                                                                                                        | AVDD – 2 |         |      | V      |  |
| C <sub>IN</sub>   | Single-ended input capacitance                 | INN = AGND                                                                                                                                                                                     |          | 4       |      | pF     |  |
| C <sub>IND</sub>  | Differential input capacitance                 |                                                                                                                                                                                                |          | 2       |      | pF     |  |
| R <sub>IN</sub>   | Single-ended input resistance                  | INN = AGND                                                                                                                                                                                     |          | 4.75    |      | kΩ     |  |
| R <sub>IND</sub>  | Differential input resistance                  |                                                                                                                                                                                                |          | 4.9     |      | kΩ     |  |
| I <sub>IB</sub>   | Input bias current                             | $INP = INN = AGND, I_{IB} = I_{BP} + I_{BN}$                                                                                                                                                   | -97      | -72     | -57  | μA     |  |
| I <sub>IO</sub>   | Input offset current                           |                                                                                                                                                                                                |          | ±10     |      | nA     |  |
| CMTI              | Common-mode transient immunity                 |                                                                                                                                                                                                | 100      | 150     |      | kV/μs  |  |
| CMRR              | Common-mode rejection ratio                    | $\label{eq:INP} \begin{array}{l} \text{INP} = \text{INN}, \ f_{\text{IN}} = 0 \ \text{Hz}, \\ V_{\text{CM min}} \leq V_{\text{IN}} \leq V_{\text{CM max}} \end{array}$                         | -99      |         |      | dB     |  |
|                   |                                                | $\label{eq:INP} \begin{array}{l} \text{INP = INN, } f_{\text{IN}} \text{ from } 0.1 \text{ Hz to } 50 \text{ kHz,} \\ V_{\text{CM min}} \leq V_{\text{IN}} \leq V_{\text{CM max}} \end{array}$ |          | -98     |      |        |  |
| BW                | Input bandwidth                                |                                                                                                                                                                                                |          | 800     |      | kHz    |  |
| DC ACC            | URACY                                          |                                                                                                                                                                                                |          |         |      |        |  |
| DNL               | Differential nonlinearity                      | Resolution: 16 bits                                                                                                                                                                            | -0.99    |         | 0.99 | LSB    |  |
| INL               | Integral nonlinearity <sup>(2)</sup>           | Resolution: 16 bits,<br>$4.5 V \le AVDD \le 5.5 V$                                                                                                                                             | -4       | ±1      | 4    | LSB    |  |
| INL               |                                                | Resolution: 16 bits,<br>3.0 V $\leq$ AVDD $\leq$ 3.6 V                                                                                                                                         | -5       | ±1.5    | 5    | LSB    |  |
| Eo                | Offset error <sup>(1)</sup>                    | $T_A = 25^{\circ}C$ , INP = INN = GND1                                                                                                                                                         | -50      | ±2.5    | 50   | μV     |  |
| TCEO              | Offset error temperatrure drift <sup>(3)</sup> |                                                                                                                                                                                                | -1       | ±0.25   | 1    | µV/°C  |  |
| E <sub>G</sub>    | Gain error                                     | T <sub>A</sub> = 25°C                                                                                                                                                                          | -0.2%    | ±0.005% | 0.2% |        |  |
| TCE <sub>G</sub>  | Gain error temperature drift <sup>(4)</sup>    |                                                                                                                                                                                                | -40      | ±20     | 40   | ppm/°C |  |
|                   |                                                | INP = INN = AGND,<br>AVDD from 3.0 V to 5.5 V, at DC                                                                                                                                           |          | -108    |      |        |  |
| PSRR              | Power-supply rejection ratio                   | INP = INN = AGND,<br>AVDD from 3.0 V to 5.5 V,<br>10 kHz / 100 mV ripple                                                                                                                       |          | -107    |      | dB     |  |
| AC ACC            | URACY                                          |                                                                                                                                                                                                |          |         |      |        |  |
| SNR               | Signal-to-noise ratio                          | f <sub>IN</sub> = 1 kHz                                                                                                                                                                        | 78       | 82.5    |      | dB     |  |
| SINAD             | Signal-to-noise + distortion                   | f <sub>IN</sub> = 1 kHz                                                                                                                                                                        | 77.5     | 82.3    |      | dB     |  |
| THD               | Total harmonic distortion <sup>(5)</sup>       | 4.5 V ≤ AVDD ≤ 5.5 V, $f_{IN}$ = 1 kHz,<br>5 MHz ≤ $f_{CLKIN}$ ≤ 21 MHz                                                                                                                        |          | -98     | -84  | dB     |  |
| טחו               |                                                | $3.0 \text{ V} \le \text{AVDD} \le 3.6 \text{ V}, \text{ f}_{\text{IN}} = 1 \text{ kHz},$<br>$5 \text{ MHz} \le \text{f}_{\text{CLKIN}} \le 20 \text{ MHz}$                                    |          | -93     | -83  | uБ     |  |
| SFDR              | Spurious-free dynamic range                    | f <sub>IN</sub> = 1 kHz                                                                                                                                                                        | 83       | 100     |      | dB     |  |



#### 6.8 Electrical Characteristics (continued)

minimum and maximum specifications are at  $T_A = -40^{\circ}$ C to 125°C, AVDD = 3.0 V to 5.5 V, DVDD = 2.7 V to 5.5 V, INP = -50 mV to 50 mV, INN = 0 V, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted); typical specifications are at  $T_A = 25^{\circ}$ C, CLKIN = 20 MHz, AVDD = 5 V, and DVDD = 3.3 V

| PARAMETER                    |                                  | TEST CONDITIONS                                                                         | MIN           | TYP  | MAX           | UNIT |
|------------------------------|----------------------------------|-----------------------------------------------------------------------------------------|---------------|------|---------------|------|
| CMOS LO                      | OGIC WITH SCHMITT-TRIGGER        |                                                                                         |               |      |               |      |
| I <sub>IN</sub>              | Input current                    | $DGND \le V_{IN} \le DVDD$                                                              | 0             |      | 7             | μA   |
| C <sub>IN</sub>              | Input capacitance                |                                                                                         |               | 4    |               | pF   |
| V <sub>IH</sub>              | High-level input voltage         |                                                                                         | 0.7 ×<br>DVDD |      | DVDD +<br>0.3 | V    |
| V <sub>IL</sub>              | Low-level input voltage          |                                                                                         | -0.3          |      | 0.3 ×<br>DVDD | V    |
| C <sub>LOAD</sub>            | Output load capacitance          |                                                                                         |               | 30   |               | pF   |
| V <sub>OH</sub>              | High-level output voltage        | I <sub>OH</sub> = -4 mA                                                                 | DVDD -<br>0.4 |      |               | V    |
| V <sub>OL</sub>              | Low-level output voltage         | I <sub>OL</sub> = 4 mA                                                                  |               |      | 0.4           | V    |
| POWER                        | SUPPLY                           |                                                                                         |               |      |               |      |
|                              |                                  | 3.0 V ≤ AVDD ≤ 3.6 V                                                                    |               | 6.3  | 8.5           | mA   |
| AVDD                         | High-side supply current         | 4.5 V ≤ AVDD ≤ 5.5 V                                                                    |               | 7.2  | 9.8           | mA   |
|                              |                                  | $2.7 \text{ V} \le \text{DVDD} \le 3.6 \text{ V},$<br>$C_{\text{LOAD}} = 15 \text{ pF}$ |               | 3.3  | 4.8           | m۸   |
| DVDD                         | Low-side supply current          | $4.5 \text{ V} \le \text{DVDD} \le 5.5 \text{ V},$<br>$C_{\text{LOAD}} = 15 \text{ pF}$ |               | 3.9  | 6.0 mA        |      |
|                              | High-side undervoltage detection | AVDD rising                                                                             | 2.45          | 2.7  | 2.9           | V    |
| AVDD <sub>UV</sub> threshold | threshold                        | AVDD falling                                                                            | 2.4           | 2.6  | 2.8           | v    |
| חחעח                         | Low-side undervoltage detection  | DVDD rising                                                                             | 2.2           | 2.45 | 2.65          | V    |
| DVDD <sub>UV</sub>           | threshold                        | DVDD falling                                                                            | 1.75          |      | 2.2           | v    |

(1) This parameter is input referred.

(2) Integral nonlinearity is defined as the maximum deviation from a straight line passing through the end-points of the ideal ADC transfer function expressed as number of LSBs or as a percent of the specified linear full-scale range FSR.

(3) Offset error temperature drift is calculated using the box method, as described by the following equation: TCE<sub>O</sub> = (E<sub>O,MAX</sub> - E<sub>O,MIN</sub>) / TempRange where E<sub>O,MAX</sub> and E<sub>O,MIN</sub> refer to the maximum and minimum E<sub>O</sub> values measured within the temperature range (-40 to 125°C).

(4) Gain error temperature drift is calculated using the box method, as described by the following equation: TCE<sub>G</sub> (ppm) = ((E<sub>G,MAX</sub> - E<sub>G,MIN</sub>) / TempRange) x 10<sup>4</sup> where E<sub>G,MAX</sub> and E<sub>G,MIN</sub> refer to the maximum and minimum E<sub>G</sub> values (in %) measured within the temperature range (-40 to 125°C).

(5) THD is the ratio of the rms sum of the amplitudes of first five higher harmonics to the amplitude of the fundamental.



## **Switching Characteristics**

|                    | PARAMETER                                 | TEST CONDITIONS                                                                   | MIN | TYP | MAX | UNIT |
|--------------------|-------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>H</sub>     | DOUT hold time after rising edge of CLKIN | C <sub>LOAD</sub> = 15 pF                                                         | 3.5 |     |     | ns   |
| t <sub>D</sub>     | Rising edge of CLKIN to DOUT valid delay  | C <sub>LOAD</sub> = 15 pF                                                         |     |     | 15  | ns   |
| +                  | t <sub>r</sub> DOUT rise time             | 10% to 90%, 2.7 V $\leq$ DVDD $\leq$ 3.6 V, C <sub>LOAD</sub> = 15 pF             |     |     | 6   | ns   |
| ٩                  |                                           | 10% to 90%, 4.5 V $\leq$ DVDD $\leq$ 5.5 V, C <sub>LOAD</sub> = 15 pF             |     | 3.2 | 6   | 115  |
|                    |                                           | 10% to 90%, 2.7 V $\leq$ DVDD $\leq$ 3.6 V, C <sub>LOAD</sub> = 15 pF             |     | 2.2 | 6   |      |
| τ <sub>f</sub>     | DOUT fall time                            | 10% to 90%, 4.5 V $\leq$ DVDD $\leq$ 5.5 V,C <sub>LOAD</sub> = 15 pF              |     | 2.9 | 6   | ns   |
| t <sub>START</sub> | Device start-up time                      | AVDD step from 0 to 3.0 V with DVDD $\ge$ 2.7 V to bitstream valid, 0.1% settling |     | 0.5 |     | ms   |

## 6.9 Timing Diagrams



Figure 6-2. Device Start-Up Timing



#### 6.10 Insulation Characteristics Curves



12 Submit Document Feedback

## 6.11 Typical Characteristics

















Submit Document Feedback 16

Figure 6-35. Frequency Spectrum With 10-kHz Input Signal



## 6.11 Typical Characteristics (continued)

at AVDD = 5 V, DVDD = 3.3 V, INP = -50 mV to 50 mV , INN = AGND, f<sub>CLKIN</sub> = 20 MHz, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted)

118

114

118

114









## 7 Detailed Description

## 7.1 Overview

The input stage of the AMC1306M05-Q1 consists of a fully differential amplifier that feeds the switched-capacitor input of a second-order, delta-sigma ( $\Delta\Sigma$ ) modulator. The modulator converts the analog input signal into a digital bitstream that is transferred across the isolation barrier that separates the high-side from the low-side. The isolated data output DOUT of the converter provides a stream of digital ones and zeros that is synchronous to the externally provided clock source at the CLKIN pin. The time average of this serial bitstream output is proportional to the analog input voltage. The external clock input simplifies the synchronization of multiple current-sensing channels on the system level.

The silicon-dioxide (SiO<sub>2</sub>) based capacitive isolation barrier supports a high level of magnetic field immunity as described in the *ISO72x Digital Isolator Magnetic-Field Immunity* application report. The digital modulation used in the AMC1306M05-Q1 to transmit data across the isolation barrier, and the isolation barrier characteristics itself, result in high reliability and common-mode transient immunity.



#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Analog Input

The differential amplifier input stage of the AMC1306M05-Q1 feeds a second-order, switched-capacitor, feedforward  $\Delta\Sigma$  modulator. The gain of the differential amplifier is set by internal precision resistors with a differential input impedance of R<sub>IND</sub>. The modulator converts the analog input signal into a bitstream that is transferred across the isolation barrier, as described in the *Isolation Channel Signal Transmission* section.

For reduced offset and offset drift, the differential amplifier is chopper-stabilized with the switching frequency set at  $f_{CLKIN}$  / 32. As shown in Figure 7-1, the switching frequency generates a spur at 625 kHz.



sinc<sup>3</sup> filter, OSR = 2, f<sub>CLKIN</sub> = 20 MHz, f<sub>IN</sub> = 1 kHz

Figure 7-1. Quantization Noise Shaping

There are two restrictions on the analog input signals INP and INN. First, if the input voltages  $V_{INP}$  or  $V_{INN}$  exceed the range specified in the *Absolute Maximum Ratings* table, the input currents must be limited to the absolute maximum value because the electrostatic discharge (ESD) protection turns on. In addition, the linearity and parametric performance of the device are ensured only when the analog input voltage remains within the linear full-scale range (V<sub>FSR</sub>) and within the common-mode input voltage range (V<sub>CM</sub>) as specified in the *Recommended Operating Conditions* table.

#### 7.3.2 Modulator

Figure 7-2 conceptualizes the second-order, switched-capacitor, feed-forward  $\Delta\Sigma$  modulator implemented in the AMC1306M05-Q1. The analog input voltage V<sub>IN</sub> and the output V<sub>5</sub> of the 1-bit digital-to-analog converter (DAC) are differentiated, providing an analog voltage V<sub>1</sub> at the input of the first integrator stage. The output of the first integrator feeds the input of the second integrator stage, resulting in output voltage V<sub>3</sub> that is differentiated with the input signal V<sub>IN</sub> and the output of the first integrator V<sub>2</sub>. Depending on the polarity of the resulting voltage V<sub>4</sub>, the output of the comparator is changed. In this case, the 1-bit DAC responds on the next clock pulse by changing the associated analog output voltage V<sub>5</sub>, causing the integrators to progress in the opposite direction, and forcing the value of the integrator output to track the average value of the input.







The modulator shifts the quantization noise to high frequencies, as illustrated in Figure 7-1. Therefore, use a low-pass digital filter at the output of the device to increase the overall performance. This filter is also used to convert the 1-bit data stream at a high sampling rate into a higher-bit data word at a lower rate (decimation). TI's C2000<sup>™</sup> and Sitara<sup>™</sup> microcontroller families offer a suitable programmable, hardwired filter structure termed a *sigma-delta filter module* (SDFM) optimized for usage with the AMC1306M05-Q1. Alternatively, a field-programmable gate array (FPGA) or complex programmable logic device (CPLD) can be used to implement the filter.

#### 7.3.3 Isolation Channel Signal Transmission

The AMC1306M05-Q1 uses an on-off keying (OOK) modulation scheme, as shown in Figure 7-3, to transmit the modulator output bitstream across the  $SiO_2$ -based isolation barrier. The transmit driver (TX) shown in the *Functional Block Diagram* transmits an internally generated, high-frequency carrier across the isolation barrier to represent a digital *one* and does not send a signal to represent a digital *zero*. The nominal frequency of the carrier used inside the AMC1306M05-Q1 is 480 MHz.

The receiver (RX) on the other side of the isolation barrier recovers and demodulates the signal and produces the output. The AMC1306M05-Q1 transmission channel is optimized to achieve the highest level of common-mode transient immunity (CMTI) and lowest level of radiated emissions caused by the high-frequency carrier and RX/TX buffer switching.



Figure 7-3. OOK-Based Modulation Scheme



#### 7.3.4 Digital Output

A differential input signal of 0 V ideally produces a stream of ones and zeros that are high 50% of the time. A differential input of 50 mV produces a stream of ones and zeros that are high 89.06% of the time. With 16 bits of resolution, that percentage ideally corresponds to code 58368. A differential input of –50 mV produces a stream of ones and zeros that are high 10.94% of the time and ideally results in code 7168 with 16-bit resolution. These input voltages are also the specified linear range of the AMC1306M05-Q1. If the input voltage value exceeds this range, the output of the modulator shows nonlinear behavior as the quantization noise increases. The output of the modulator clips with a constant stream of zeros with an input less than or equal to –64 mV or with a constant stream of ones with an input greater than or equal to 64 mV. In this case, however, the AMC1306M05-Q1 generates a single 1 (if the input is at negative full-scale) or 0 (if the input is at positive full-scale) every 128 clock cycles to indicate proper device function (see the *Output Behavior in Case of a Full-Scale Input* section for more details). Figure 7-4 shows the input voltage versus the output modulator signal.



Figure 7-4. AMC1306M05-Q1 Modulator Output vs Analog Input

The density of ones in the output bitstream can be calculated using Equation 1 for any input voltage ( $V_{IN} = V_{INP} - V_{INN}$ ) value with the exception of a full-scale input signal, as described in Equation 1:

$$\rho = \frac{V_{IN} + V_{Clipping}}{2 \times V_{Clipping}} \tag{1}$$

#### 7.3.4.1 Output Behavior in Case of a Full-Scale Input

If a full-scale input signal is applied to the AMC1306M05-Q1 (that is,  $|V_{IN}| \ge |V_{Clipping}|$ ), the device generates a single one or zero every 128 bits at DOUT, as shown in Figure 7-5, depending on the actual polarity of the signal being sensed. In this way, differentiating between a missing AVDD and a full-scale input signal is possible on the system level.



Figure 7-5. Output of the AMC1306M05-Q1 in Case of an Input Overrange



#### 7.3.4.2 Output Behavior in Case of Input Common-Mode Overrange

If INN or INP is disconnected from the shunt resistor, the input bias current of the AMC1306M05-Q1 drives the disconnected terminal towards the positive supply rail, and the common-mode input voltage increases. A similar effect happens when there is no DC current path between INN, INP, and HGND. If the input common-mode voltage exceeds the common-mode overvoltage detection threshold  $V_{CMov}$ , the device provides a constant bitstream of logic 1's at the output, as shown in Figure 7-6; that is, DOUT is permanently high. A zero is not generated every 128 clock pulses, which differentiates this condition from a valid positive full-scale input. This feature is useful to identify interconnect problems on the board.



Figure 7-6. Output of the AMC1306M05-Q1 in Case of a Common-Mode Overvoltage

There is no common-mode overvoltage detection in the negative direction; thus, if the common-mode input voltage is below the minimum  $V_{CM}$  value specified in the *Recommended Operating Conditions* table, the bitstream at the DOUT output is not determined.

#### 7.3.4.3 Output Behavior in Case of a Missing High-Side Supply

If the high-side supply is missing, the device provides a constant bitstream of logic 0's at the output, as shown in Figure 7-7; that is, DOUT is permanently low. A one is not generated every 128 clock pulses, which differentiates this condition from a valid negative full-scale input. This feature is useful to identify high-side power-supply problems on the board.





#### 7.4 Device Functional Modes

The AMC1306M05-Q1 is operational when the power supplies AVDD and DVDD are applied as specified in the *Recommended Operating Conditions* table.



## 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 8.1 Application Information

The low analog input voltage range, excellent accuracy, and low temperature drift make the AMC1306M05-Q1 a high-performance solution for automotive applications where shunt-based current sensing in the presence of high common-mode voltage levels is required.

#### 8.2 Typical Application

The AMC1306M05-Q1 is ideally suited for shunt-based, current-sensing applications where accurate current monitoring is required in the presence of high common-mode voltages.

Figure 8-1 shows the AMC1306M05-Q1 in a typical application. The load current flowing through an external shunt resistor RSHUNT produces a voltage drop that is sensed by the AMC1306M05-Q1. The AMC1306M05-Q1 digitizes the analog input signal on the high-side, transfers the data across the isolation barrier to the low-side, and outputs the digital bitstream on the DOUT pin. The 5-V high-side power supply (AVDD) is generated from the floating gate driver supply using a resistor (R4) and a Zener diode (D1).

The differential input, digital output, and the high common-mode transient immunity (CMTI) of the AMC1306M05-Q1 ensure reliable and accurate operation even in high-noise environments.



Figure 8-1. Using the AMC1306M05-Q1 for Current Sensing in a Typical Application



#### 8.2.1 Design Requirements

Table 8-1 lists the parameters for this typical application.

 Table 8-1. Design Requirements

| PARAMETER                                        | VALUE            |
|--------------------------------------------------|------------------|
| High-side supply voltage                         | 3.3 V or 5 V     |
| Low-side supply voltage                          | 3.3 V or 5 V     |
| Voltage drop across RSHUNT for a linear response | ±50 mV (maximum) |

#### 8.2.2 Detailed Design Procedure

In Figure 8-1, the high-side power supply (AVDD) for the AMC1306M05-Q1 is derived from the floating power supply of the upper gate driver, using a resistor (R4) and a Zener diode (D1).

The floating ground reference (AGND) is derived from the end of the shunt resistor that is connected to the negative input of the AMC1306M05-Q1 (INN). If a four-pin shunt is used, the inputs of the AMC1306M05-Q1 are connected to the inner leads and AGND is connected to the outer lead on the INN-side of the shunt. To minimize offset and improve accuracy, route the ground connection as a separate trace that connects directly to the shunt resistor rather than shorting AGND to INN directly at the input to the device. See the *Layout* section for more details.

#### 8.2.2.1 Shunt Resistor Sizing

Use Ohm's Law to calculate the voltage drop across the shunt resistor ( $V_{SHUNT}$ ) for the desired measured current:  $V_{SHUNT} = I \times RSHUNT$ .

Consider the following two restrictions when selecting the value of the shunt resistor, RSHUNT:

- The voltage drop caused by the nominal current range must not exceed the recommended differential input voltage range for a linear response: |V<sub>SHUNT</sub>| ≤ |V<sub>FSR</sub>|
- The voltage drop caused by the maximum allowed overcurrent must not exceed the input voltage that causes a clipping output: |V<sub>SHUNT</sub>| ≤ |V<sub>Clipping</sub>|

#### 8.2.2.2 Input Filter Design

Place an RC filter in front of the isolated amplifier to improve signal-to-noise performance of the signal path. Design the input filter such that:

- The cutoff frequency of the filter is at least one order of magnitude lower than the sampling frequency (f<sub>CLKIN</sub>) of the ΔΣ modulator
- The input bias current does not generate significant voltage drop across the DC impedance of the input filter
- The impedances measured from the analog inputs are equal

For most applications, the structure shown in Figure 8-2 achieves excellent performance.



Figure 8-2. Differential Input Filter



#### 8.2.2.3 Bitstream Filtering

The modulator generates a bitstream that is processed by a digital filter to obtain a digital word similar to a conversion result of a conventional analog-to-digital converter (ADC). As described by Equation 2, a very simple filter built with minimal effort and hardware, is a sinc<sup>3</sup>-type filter:

$$H(z) = \left(\frac{1 - z^{-OSR}}{1 - z^{-1}}\right)^3$$
(2)

This filter provides the best output performance at the lowest hardware size (count of digital gates) for a secondorder modulator. All characterization in this document is also done with a sinc<sup>3</sup> filter with an oversampling ratio (OSR) of 256 and an output word width of 16 bits, unless specified otherwise. The measured effective number of bits (ENOB) as a function of the OSR is illustrated in Figure 8-3 of the *Typical Application* section.

A *Delta Sigma Modulator Filter Calculator* is available for download at www.ti.com that aids in the filter design and selecting the right OSR and filter order to achieve the desired output resolution and filter response time.

An example code for implementing a sinc<sup>3</sup> filter in an FPGA is discussed in the *Combining the ADS1202 with an FPGA Digital Filter for Current Measurement in Motor Control Applications* application note, available for download at www.ti.com.

For modulator output bitstream filtering, a device from TI's C2000<sup>™</sup> or Sitara<sup>™</sup> microcontroller families is recommended. These families support up to eight channels of dedicated hardwired filter structures that significantly simplify system level design by offering two filtering paths per channel: one providing high-accuracy results for the control loop and one fast-response path for overcurrent detection.

A *delta sigma modulator filter calculator* is available for download at www.ti.com that aids in the filter design and selecting the right OSR and filter order to achieve the desired output resolution and filter response time.

#### 8.2.3 Application Curve

The effective number of bits (ENOB) is often used to compare the performance of ADCs and  $\Delta\Sigma$  modulators. Figure 8-3 shows the ENOB of the AMC1306M05-Q1 with different oversampling ratios. By using Equation 3, this number can also be calculated from the SINAD:



Figure 8-3. Measured Effective Number of Bits vs Oversampling Ratio



#### 8.3 What to Do and What Not to Do

Do not leave the inputs of the AMC1306M05-Q1 unconnected (floating) when the device is powered up. If the device inputs are left floating, the input bias current may drive the inputs to a positive value that exceeds the operating common-mode input voltage and DOUT is permanently high as described in the *Output Behavior in Case of Input Common-Mode Overrange* section.

Connect the high-side ground (AGND) to INN, either by a hard short or through a resistive path. A DC current path between INN and AGND is required to define the input common-mode voltage. Take care not to exceed the input common-mode range as specified in the *Recommended Operating Conditions* table. For best accuracy, route the ground connection as a separate trace that connects directly to the shunt resistor rather than shorting AGND to INN directly at the input to the device. See the *Layout* section for more details.



### 9 Power Supply Recommendations

The AMC1306M05-Q1 does not require any specific power-up sequencing. The high-side power supply (AVDD) is decoupled with a low-ESR, 100-nF capacitor (C1) parallel to a low-ESR, 1- $\mu$ F capacitor (C2). The low-side power supply (DVDD) is equally decoupled with a low-ESR, 100-nF capacitor (C3) parallel to a low-ESR, 1- $\mu$ F capacitor (C4). Place all four capacitors (C1, C2, C3, and C4) as close to the device as possible.

The ground reference for the high-side (AGND) is derived from the end of the shunt resistor that is connected to the negative input (INN) of the device. For best DC accuracy, use a separate trace to make this connection instead of shorting AGND to INN directly at the device input. If a four-terminal shunt is used, the device inputs are connected to the inner leads and AGND is connected to the outer lead on the INN-side of the shunt. Figure 9-1 shows a decoupling diagram of the AMC1306M05-Q1.



Figure 9-1. Decoupling of the AMC1306M05-Q1

Capacitors must provide adequate effective capacitance under the applicable DC bias conditions they experience in the application. Multilayer ceramic capacitors (MLCC) typically exhibit only a fraction of their nominal capacitance under real-world conditions and this factor must be taken into consideration when selecting these capacitors. This problem is especially acute in low-profile capacitors, in which the dielectric field strength is higher than in taller components. Reputable capacitor manufacturers provide capacitance versus DC bias curves that greatly simplify component selection.

### 10 Layout

#### **10.1 Layout Guidelines**

Figure 10-1 shows a layout recommendation with the critical placement of the decoupling capacitors (as close as possible to the AMC1306M05-Q1 supply pins) and placement of the other components required by the device. For best performance, place the shunt resistor close to the INP and INN inputs of the AMC1306M05-Q1 and keep the layout of both connections symmetrical.

#### 10.2 Layout Example



Figure 10-1. Recommended Layout of the AMC1306M05-Q1



## 11 Device and Documentation Support

### **11.1 Documentation Support**

#### 11.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, *Isolation Glossary* application report
- · Texas Instruments, Semiconductor and IC Package Thermal Metrics application report
- Texas Instruments, ISO72x Digital Isolator Magnetic-Field Immunity application report
- Texas Instruments, Delta Sigma Modulator Filter Calculator design tool

#### **11.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

C2000<sup>™</sup>, Sitara<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGING INFORMATION

| Orderable Device  | Status<br>(1) | Package Typ | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|---------------|-------------|----------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| AMC1306M05QDWVRQ1 | ACTIVE        | SOIC        | DWV                  | 8    | 1000           | RoHS & Green    | NIPDAU                        | Level-3-260C-168 HR  | -40 to 125   | 1306M05Q                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF AMC1306M05-Q1 :



www.ti.com

10-Apr-2022

• Catalog : AMC1306M05

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| AMC1306M05QDWVRQ1          | SOIC            | DWV                | 8 | 1000 | 330.0                    | 16.4                     | 12.15      | 6.2        | 3.05       | 16.0       | 16.0      | Q1               |
| AMC1306M05QDWVRQ1          | SOIC            | DWV                | 8 | 1000 | 330.0                    | 16.4                     | 12.05      | 6.15       | 3.3        | 16.0       | 16.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

17-Dec-2022



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| AMC1306M05QDWVRQ1 | SOIC         | DWV             | 8    | 1000 | 356.0       | 356.0      | 35.0        |
| AMC1306M05QDWVRQ1 | SOIC         | DWV             | 8    | 1000 | 350.0       | 350.0      | 43.0        |

## DWV0008A



## SOIC - 2.8 mm max height

SOIC



- NOTES:
- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- Per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



## DWV0008A

# EXAMPLE BOARD LAYOUT

## SOIC - 2.8 mm max height

SOIC



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# EXAMPLE STENCIL DESIGN

## DWV0008A

## SOIC - 2.8 mm max height

SOIC



NOTES: (continued)



<sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

<sup>8.</sup> Board assembly site may have different recommendations for stencil design.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated