

# **CPS053-CS92D**

# Silicon Controlled Rectifier Die 0.8 Amp, 400 Volt

The CPS053-CS92D is a Silicon Controlled Rectifier designed for sensing circuit and control system applications.



## BACKSIDE ANODE

# **MECHANICAL SPECIFICATIONS:**

| Die Size                | 53.2 x 53.2 MILS      |
|-------------------------|-----------------------|
| Die Thickness           | 8.7 MILS              |
| Gate Bonding Pad Size   | 7.9 x 7.9 MILS        |
| Source Bonding Pad Size | 20.1 x 10.2 MILS      |
| Top Side Metalization   | AI – 45,000Å          |
| Back Side Metalization  | Al/Mo/Ni/Ag – 32,000Å |
| Scribe Alley Width      | 1.96 MILS             |
| Wafer Diameter          | 4 INCHES              |
| Gross Die Per Wafer     | 3,884                 |

**MAXIMUM RATINGS**: (T<sub>A</sub>=25°C unless otherwise noted)

| MAXIMOM IXTINGS. (1A-23 C unless office | SYMBOL                |             | UNITS  |
|-----------------------------------------|-----------------------|-------------|--------|
| Peak Repetitive Off-State Voltage       | $V_{DRM}$ , $V_{RRM}$ | 400         | V      |
| RMS On-State Current                    | I <sub>T</sub> (RMS)  | 0.8         | Α      |
| Peak One Cycle Surge Current (t=10ms)   | ITSM                  | 10          | Α      |
| I²t Value for Fusing (t=10ms)           | l²t                   | 0.24        | $A^2s$ |
| Peak Gate Power Dissipation (tp=10µs)   | $P_{GM}$              | 2.0         | W      |
| Average Gate Power Dissipation          | $P_{G(AV)}$           | 0.1         | W      |
| Peak Gate Current (tp=10µs)             | I <sub>GM</sub>       | 1.0         | Α      |
| Peak Gate Voltage (tp=10µs)             | $V_{GM}$              | 8.0         | V      |
| Operating Junction Temperature          | TJ                    | -65 to +125 | °C     |
| Storage Temperature                     | T <sub>stg</sub>      | -65 to +150 | °C     |
| ELECTRICAL CHARACTERISTICS: (TA=25      | °C)                   |             |        |

| ELECTRICAL CHARACTERISTICS. (TA-23 C) |                                                      |     |     |       |  |  |
|---------------------------------------|------------------------------------------------------|-----|-----|-------|--|--|
| SYMBOL                                | TEST CONDITIONS                                      | MIN | MAX | UNITS |  |  |
| I <sub>DRM</sub> , I <sub>RRM</sub>   | $V_{DRM}$ , $V_{RRM}$ =400V, $R_{GK}$ =1.0k $\Omega$ |     | 1.0 | μΑ    |  |  |
| I <sub>GT</sub>                       | V <sub>D</sub> =12V                                  |     | 200 | μΑ    |  |  |
| lΗ                                    | $I_T$ =100mA, $R_{GK}$ =1.0kΩ                        |     | 5.0 | mA    |  |  |
| $V_{GT}$                              | V <sub>D</sub> =12V                                  |     | 0.8 | V     |  |  |
| $V_{TM}$                              | I <sub>TM</sub> =1.0A, tp=380μs                      |     | 1.7 | V     |  |  |

# BARE DIE PACKING OPTIONS





# BARE DIE IN TRAY (WAFFLE) PACK

CT: Singulated die in tray (waffle) pack.

(example: CP211-PART NUMBER-CT)

CM: Singulated die in tray (waffle) pack 100% visually inspected as per MIL-STD-750, (method 2072 transistors, method 2073 diodes). (example: CP211-PART NUMBER-CM)



# **UNSAWN WAFER**

WN: Full wafer, unsawn, 100% tested with reject die inked. (example: CP211-PART NUMBER-WN)



#### SAWN WAFER ON PLASTIC RING

**WR**: Full wafer, sawn and mounted on plastic ring,

100% tested with reject die inked. (example: CP211-PART NUMBER-WR)

Please note: Sawn Wafer on Metal Frame (WS) is possible as a special order. Please contact your Central Sales Representative at 631-435-1110.



Visit the Central website for a complete listing of specifications: www.centralsemi.com/bdspecs

R2 (3-April 2017)

#### **OUTSTANDING SUPPORT AND SUPERIOR SERVICES**



#### PRODUCT SUPPORT

Central's operations team provides the highest level of support to insure product is delivered on-time.

- Supply management (Customer portals)
- · Inventory bonding
- · Consolidated shipping options

- · Custom bar coding for shipments
- · Custom product packing

#### **DESIGNER SUPPORT/SERVICES**

Central's applications engineering team is ready to discuss your design challenges. Just ask.

- Free guick ship samples (2<sup>nd</sup> day air)
- Online technical data and parametric search
- SPICE models
- · Custom electrical curves
- · Environmental regulation compliance
- · Customer specific screening
- · Up-screening capabilities

- · Special wafer diffusions
- PbSn plating options
- Package details
- Application notes
- · Application and design sample kits
- · Custom product and package development

#### REQUESTING PRODUCT PLATING

- 1. If requesting Tin/Lead plated devices, add the suffix "TIN/LEAD" to the part number when ordering (example: 2N2222A TIN/LEAD).
- 2. If requesting Lead (Pb) Free plated devices, add the suffix "PBFREE" to the part number when ordering (example: 2N2222A PBFREE).

#### **CONTACT US**

## Corporate Headquarters & Customer Support Team

Central Semiconductor Corp. 145 Adams Avenue Hauppauge, NY 11788 USA

Main Tel: (631) 435-1110 Main Fax: (631) 435-1824

Support Team Fax: (631) 435-3388

www.centralsemi.com

Worldwide Field Representatives: www.centralsemi.com/wwreps

**Worldwide Distributors:** 

www.centralsemi.com/wwdistributors

For the latest version of Central Semiconductor's **LIMITATIONS AND DAMAGES DISCLAIMER**, which is part of Central's Standard Terms and Conditions of sale, visit: <a href="https://www.centralsemi.com/terms">www.centralsemi.com/terms</a>

www.centralsemi.com (001)