

## 1 FRDMGD3100HBIEVM





## 2 Important notice

NXP provides the enclosed product(s) under the following conditions:

This evaluation kit is intended for use of ENGINEERING DEVELOPMENT OR EVALUATION PURPOSES ONLY. It is provided as a sample IC pre-soldered to a printed circuit board to make it easier to access inputs, outputs, and supply terminals. This evaluation board may be used with any development system or other source of I/O signals by simply connecting it to the host MCU or computer board via off-theshelf cables. This evaluation board is not a Reference Design and is not intended to represent a final design recommendation for any particular application. Final device in an application will be heavily dependent on proper printed circuit board layout and heat sinking design as well as attention to supply filtering, transient suppression, and I/O signal quality.

The goods provided may not be complete in terms of required design, marketing, and or manufacturing related protective considerations, including product safety measures typically found in the end product incorporating the goods. Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge. In order to minimize risks associated with the customers applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. For any safety concerns, contact NXP sales and technical support services.

Should this evaluation kit not meet the specifications indicated in the kit, it may be returned within 30 days from the date of delivery and will be replaced by a new kit.

NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typical", must be validated for each customer application by customer's technical experts.

NXP does not convey any license under its patent rights nor the rights of others. NXP products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the NXP product could create a situation where personal injury or death may occur.

Should the Buyer purchase or use NXP products for any such unintended or unauthorized application, the Buyer shall indemnify and hold NXP and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges NXP was negligent regarding the design or manufacture of the part.

NXP and the NXP logo are trademarks of NXP B.V. All other product or service names are the property of their respective owners. © NXP B.V. 2020.

| User | guide |
|------|-------|

## 3 Getting started

The NXP analog product development boards provide an easy-to-use platform for evaluating NXP products. These development boards support a range of analog, mixedsignal, and power solutions. These boards incorporate monolithic integrated circuits and system-in-package devices that use proven high-volume technology. NXP products offer longer battery life, a smaller form factor, reduced component counts, lower cost, and improved performance in powering state-of-the-art systems.

The tool summary page for FRDMGD3100HBIEVM is at <u>http://www.nxp.com/</u> <u>FRDMGD3100HBIEVM</u>. The overview tab on this page provides an overview of the device, a list of device features, a description of the kit contents, links to supported devices and a **Get Started** section.

The **Get Started** section provides information applicable to using the FRDMGD3100HBIEVM.

- 1. Go to http://www.nxp.com/FRDMGD3100HBIEVM.
- 2. On the **Overview** tab, locate the **Jump To** navigation feature on the left side of the window.
- 3. Select the Get Started link.
- 4. Review each entry in the Get Started section.
- 5. Download an entry by clicking on the linked title.

After reviewing the **Overview** tab, visit the other related tabs for additional information:

- Documentation: Download current documentation.
- Software & Tools: Download current hardware and software tools.
- Buy/Parametrics: Purchase the product and view the product parametrics.

After downloading files, review each file, including the user guide, which includes setup instructions. If applicable, the bill of materials (BOM) and supporting schematics are also available for download in the **Get Started** section of the **Overview** tab.

## 3.1 Kit contents/packing list

The FRDMGD3100HBIEVM kit contents include:

- Half-bridge gate driver board (FRDMGD3100HBIEVB)
- Logic translator board (KITGD3100TREVB) attached to FRDM-KL25Z
- USB cable, type A male/type mini B male, 3 ft
- Quick start guide

## 3.2 Required equipment

To use this kit, you will also need:

- Infineon IGBT FS820R08A6P2B Hybrid PACK Drive
- DC link capacitor compatible with IGBT
  - SBE Power Ring 700A186 500 μF, 500 V DC
- 50 mil jumpers for configuration
- 30  $\mu$ H to 50  $\mu$ H, high current air core inductor for double pulse testing
- HV power supply with protection shield and hearing protection
- 25 V, 1.0 A DC power supply
- Pulse generator

- TEK MSO 4054 500 MHz 2.5 GS/s 4-channel oscilloscope
- Rogowski coil, PEM Model CWT Mini HF60R or CTW Mini HF30 (smaller diameter)
- Two isolated high voltage probes (CAL Test Electric CT2593-1, LeCroy AP030)
- Four low voltage probes
- Two digital voltmeters

#### 3.3 System requirements

The kit requires the following to function properly with the software:

• Windows 7 or higher operating system

## 4 Getting to know the hardware

#### 4.1 Overview

The FRDMGD3100HBIEVM is a half-bridge evaluation kit populated with two GD3100 single channel IGBT gate drive devices on a half-bridge evaluation board. The kit includes the Freedom KL25Z microcontroller hardware for interfacing a PC installed with SPIGen software for communication to the SPI registers on the GD3100 gate drive devices in either daisy chain or standalone configuration.

The GD3100 translator board is used to translate 3.3 V signals to 5.0 V signals between the MCU and GD3100 gate drivers. The evaluation kit can be connected to a single phase of an Infineon Hybrid PACK Drive IGBT module for half-bridge evaluations and applications development.

## 4.2 Board features

- Capability to connect to Infineon Hybrid PACK Drive IGBT module for half-bridge evaluations
- SPI communication, capable of daisy chain or normal
- · Software configurable power and fail-safe controls
- · Easy access power, ground and signal test points
- Easy to install and use SPIGen GUI for interfacing via SPI through PC. Software includes double pulse and short-circuit testing capability
- · DC link bus voltage monitor on low-side driver via AMUXIN and AOUT

| Device | Description                                              | Features                                                                                    |
|--------|----------------------------------------------------------|---------------------------------------------------------------------------------------------|
| GD3100 | The GD3100 is an advanced single channel gate driver for | Compliant with ASIL C/D ISO 26262 functional<br>safety requirements                         |
|        | IGBTs.                                                   | SPI interface for safety monitoring, programmability<br>and flexibility                     |
|        |                                                          | Compatible with current sense and temp sense<br>IGBTs                                       |
|        |                                                          | DESAT detection capability for detecting V <sub>CE</sub> desaturation condition             |
|        |                                                          | <ul> <li>Fast short-circuit protection for IGBTs with current<br/>sense feedback</li> </ul> |
|        |                                                          | <ul> <li>Integrated Galvanic signal isolation</li> </ul>                                    |
|        |                                                          | Integrated gate drive power stage capable of 15 A peak source and sink                      |
|        |                                                          | <ul> <li>Interrupt pin for fast response to faults</li> </ul>                               |
|        |                                                          | <ul> <li>Compatible with negative gate supply</li> </ul>                                    |
|        |                                                          | Complimentary PWM/PWMALT controls for dead time insertion                                   |
|        |                                                          | <ul> <li>Independent fail-safe enable and fail-safe state<br/>controls</li> </ul>           |
|        |                                                          | Compatible with 200 V to 1700 V IGBTs, power<br>range > 125 kW                              |

## 4.3 Device features

Table 1. Device features

### 4.4 Board description

The FRDMGD3100HBIEVM is a half-bridge evaluation board populated with two GD3100 single channel IGBT gate drive devices. The board supports connection to a FRDM-KL25Z microcontroller for SPI communication and programming, through the use of a logic translator board. The board includes DESAT circuitry for short-circuit detection and implementation of GD3100 IGBT shutdown protection capabilities.

The evaluation board is designed to connect to a single phase of an Infineon Hybrid PACK Drive IGBT for evaluation of the GD3100 performance and capabilities.

UM11134 User guide

#### FRDMGD3100HBIEVM half-bridge evaluation board



#### 4.4.1 Low-voltage logic and controls connector

Low-voltage domain is 12 V VSUP/VPWR domain that interfaces with the MCU and GD3100 control registers through the 24-pin connector interface.

Low-side driver and high-side driver domains are driver control interfaces to IGBT single phase connections and test points.

# UM11134

#### FRDMGD3100HBIEVM half-bridge evaluation board



## Table 2. Low-voltage (LV) domain 24-pin connector definitions

| Pin | Name     | Function                                            |
|-----|----------|-----------------------------------------------------|
| 1   | AOUTL    | Duty cycle encoded signal (low-side)                |
| 2   | n.c.     | No connection                                       |
| 3   | CSBL     | Chip select bar (low-side)                          |
| 4   | n.c.     | No connection                                       |
| 5   | PWML     | PWM input (low-side)                                |
| 6   | INTBL    | Interrupt bar (low-side)                            |
| 7   | MOSIL    | Master out slave in (low-side)                      |
| 8   | SCLK     | Serial clock input                                  |
| 9   | MISOL    | Master in slave out (low-side)                      |
| 10  | EN_PS    | Enable power supplies for VCC/VEE                   |
| 11  | FSSTATEL | Fail-safe state (low-side)                          |
| 12  | GND      | Ground                                              |
| 13  | FSENB    | Fail-safe enable (high-side and low-side)           |
| 14  | MISOH    | Master in slave out                                 |
| 15  | n.c.     | No connection                                       |
| 16  | MOSIH    | Master out slave in                                 |
| 17  | n.c.     | No connection                                       |
| 18  | CSBH     | Chip select bar (high-side)                         |
| 19  | LED_PWR  | 3.3 V supply for INTB LEDs (high-side and low-side) |

| Pin | Name     | Function                              |
|-----|----------|---------------------------------------|
| 20  | AOUTH    | Duty cycle encoded signal (high-side) |
| 21  | PWMH     | PWM input (high-side)                 |
| 22  | FSSTATEH | Fail-safe state (high-side)           |
| 23  | GND      | Ground                                |
| 24  | INTBH    | Interrupt bar (high-side)             |

### 4.4.2 Test point definitions

All test points are clearly marked on the evaluation board. Figure 4 shows the location of various test points.



#### Figure 4. Key test point locations

#### Table 3. Driver board test point definitions

| Test point                  | Reference<br>designator   | Definition                                                                                                                                                                                              |  |
|-----------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Low voltage (LV) do         | main                      |                                                                                                                                                                                                         |  |
| VSUP                        | TP2                       | DC voltage source connection point for VSUP power input of GD3100 devices and flyback power supplies. Typically supplies by vehicle battery +12 V DC, but can also be configured for +5 V DC operation. |  |
| GND                         | TP13, TP14, TP15,<br>TP16 | Grounding points for low-voltage domain                                                                                                                                                                 |  |
| Low-side (LS) driver domain |                           |                                                                                                                                                                                                         |  |
| VCCL                        | TP17                      | Provides access to measure positive voltage supply powering HV die and gate driver for low-side IGBT                                                                                                    |  |

## FRDMGD3100HBIEVM half-bridge evaluation board

| Test point           | Reference<br>designator | Definition                                                                                              |  |
|----------------------|-------------------------|---------------------------------------------------------------------------------------------------------|--|
| VRFL                 | TP18                    | Monitor internal 5.0 V reference for analog circuitry on HV isolated die                                |  |
| TSENSEL              | TP19                    | Input for low-side IGBT temperature measurement. Onboard components optimized for use with NTC.         |  |
| FSISL                | TP20                    | Initiate fail-safe state control from HV domain for low-side driver                                     |  |
| GL                   | TP21                    | Test point providing direct measurement of low-side IGBT gate                                           |  |
| MMCX GATE L          | J23                     | 50 $\Omega$ connector (MMCX) providing direct measurement of low-side IGBT gate                         |  |
| DSTL                 | TP22                    | VCE desaturation test point connected to low-side driver DESAT pin and circuitry                        |  |
| CLMPL                | TP23                    | VCE sense test point connected to low-side driver clamp pin and circuitry                               |  |
| VEEL                 | TP24                    | Negative voltage supply test point for low-side driver gate of IGBT                                     |  |
| GNDL                 | TP25, TP26              | Isolated low-side driver ground point. Connected to low-side IGBT emitter                               |  |
| COLL                 | J27                     | Two-post header provides direct access to measure VCE for low-<br>side IGBT                             |  |
| High-side (HS) drive | er domain               | ·                                                                                                       |  |
| VCCH                 | TP1                     | Provides access to measure positive voltage supply powering HV die and gate driver for high-side IGBT   |  |
| VRFH                 | TP3                     | Monitor internal 5.0 V reference for analog circuitry on HV isolated die                                |  |
| TSENSEH              | TP4                     | Input for high-side IGBT temperature measurement. Onboard components optimized for use with NTC         |  |
| FSISH                | TP5                     | Initiate fail-safe state control from HV domain for high-side driver                                    |  |
| AMXH                 | TP6                     | Test point for analog MUX input for high-side driver                                                    |  |
| GH                   | TP7                     | Test point providing direct measurement of high-side IGBT gate                                          |  |
| MMCX GATE H          | J21                     | 50 $\Omega$ connector (MMCX) providing direct measurement of high-side IGBT gate                        |  |
| DSTH                 | TP8                     | VCE desaturation test point connected to high-side driver DESAT pin and circuitry                       |  |
| CLMPH                | TP9                     | VCE sense test point connected to high-side driver clamp pin and circuitry                              |  |
| VEEH                 | TP10                    | Negative voltage supply test point for high-side driver gate of IGBT                                    |  |
| GNDH                 | TP11, TP12              | Isolated high-side driver ground point. Connected to high-side IGBT emitter and low-side IGBT collector |  |
| COLH                 | J28                     | Two-post header provides direct access to measure VCE for high-<br>side IGBT                            |  |

## FRDMGD3100HBIEVM half-bridge evaluation board



## 4.4.3 Power related jumpers configuration

Figure 5. Power supply and jumpers configuration

| Table 4. | Power re | elated j | umper | definitions |
|----------|----------|----------|-------|-------------|
|----------|----------|----------|-------|-------------|

| Jumper   | Reference<br>designator | Position | Function                                                                               |
|----------|-------------------------|----------|----------------------------------------------------------------------------------------|
| VDDL     | J33                     | Open     | VDD-VSUP are separate. Device powered from VSUP, VDD uses internal regulator (default) |
|          |                         | Closed   | VDD-VSUP connected. VDD internal regulator bypassed. Device powered by external 5.0 V. |
| VCCL     | J6                      | Open     | VCC regulator (VCCREG) active, gate driver (GH) uses VCCREG (default)                  |
|          |                         | Closed   | VCC regulator (VCCREG) disabled, gate driver (GH) uses VCC                             |
| VEEL_SEL | J2                      | 1-2      | VEE is negative supply (default)                                                       |
|          |                         | 2-3      | VEE is tied to IGBT emitter (GNDISOL)                                                  |
|          |                         | Open     | Not allowed. VCC and VEE float relative to IGBT emitter (GNDISOL).                     |
| VDDH     | J29                     | Open     | VDD-VSUP are separate. Device powered from VSUP, VDD uses internal regulator (default) |
|          |                         | Closed   | VDD-VSUP connected. VDD internal regulator bypassed. Device powered by external 5.0 V. |
| VCCH     | J3                      | Open     | VCC regulator (VCCREG) active, gate driver (GH) uses VCCREG (default)                  |
|          |                         | Closed   | VCC regulator (VCCREG) disabled, gate driver (GH) uses VCC                             |

| Jumper   | Reference<br>designator | Position                                                          | Function                              |
|----------|-------------------------|-------------------------------------------------------------------|---------------------------------------|
| VEEH_SEL | J1                      | 1-2                                                               | VEE is negative supply (default)      |
|          |                         | 2-3                                                               | VEE is tied to IGBT emitter (GNDISOH) |
|          | Open                    | Not allowed. VCC and VEE float relative to IGBT emitter (GNDISOH) |                                       |

The FRDMGD3100HBIEVM provides configurability for different gate driver power architectures. Steps for some common configurations are summarized below. The jumper functionalities are detailed in <u>Table 4</u>.

#### 4.4.3.1 Configuring power delivery to GD3100

To configure GD3100 for 12 V power - open VDD, provide 12 V to VSUP connection (default):

- Open VDDH (J29) jumper
- Open VDDL (J6) jumper
- Connect 12 V to VSUP (TP2)

To configure GD3100 for 5.0 V power - short VDD to VSUP, provide 5.0 V to VSUP connection:

- Short VDDH (J29) jumper
- Short VDDL (J6) jumper
- Connect 5.0 V to VSUP (TP2)

#### 4.4.3.2 Configuring VEE for gate drive (GL)

To configure for negative VEE, provided by onboard zener network (default):

- Connect VEEH\_SEL (J1) jumper to 1-2
- Connect VEEL\_SEL (J2) jumper to 1-2
- VEE for high-side provided by Zener (D2) and bias resistors (R2, R3)
- VEE for low-side provided by Zener (D4) and bias resistors (R12, R7)

To configure for VEE = 0 V, VEE tied to IGBT emitter:

- Connect VEEH\_SEL (J1) jumper to 2-3
- Connect VEEL\_SEL (J2) jumper to 2-3
- Tune VCC-VEE output voltage (high and low sides) with feedback resistor (R20)

#### 4.4.3.3 Configuring VCC for gate drive (GH)

To utilize internal VCC regulator (VCCREG = ~15 V) for gate drive (default):

- Open VCCH (J3) jumper
- Open VCCL (J6) jumper
- Ensure VCCREG is fixed around 15 V above isolated GNDH, GNDL

To disable VCC regulator, drive gate directly from VCC:

- Short VCCH (J3) jumper
- Short VCCL (J6) jumper
- Tune VCC-GNDx output voltage (high and low sides) with feedback resistor (R20)

### FRDMGD3100HBIEVM half-bridge evaluation board



### 4.4.4 Signal related jumpers and configuration

#### Figure 6. Signal related jumper locations

### Table 5. Signal related jumper configurations

| Table 5. Olyna related jumper comgutations |                         |          |                                                                                      |  |
|--------------------------------------------|-------------------------|----------|--------------------------------------------------------------------------------------|--|
| Jumper                                     | Reference<br>designator | Position | Function                                                                             |  |
| PS_EN                                      | J25                     | 1-2      | MCU/software controls VCC/VEE power supply                                           |  |
|                                            |                         | 2-3      | VCC/VEE power supplies always enabled. MCU control signal is disconnected (default). |  |
|                                            |                         | Open     | Passive pulldown (R14) disables VCC/VEE power<br>supplies                            |  |
| CSB                                        | J34                     | 1-2      | Separate CSBH and CSBL. Use for normal mode (default)                                |  |
|                                            |                         | 2-3      | CSBH and CSBL tied together. Use for daisy chain.                                    |  |
|                                            |                         | Open     | Not allowed. Only CSBL will be active, not recommended for normal use.               |  |
| MISO                                       | J35                     | 1-2      | MISOL is passed directly to MCU. Use for normal SPI mode. (default)                  |  |
|                                            |                         | 2-3      | MISOL is passed to MOSIH. Use for daisy-chain SPI mode.                              |  |
|                                            |                         | Open     | Not allowed. MISOL is not routed anywhere for valid communication.                   |  |
| MOSI                                       | J30                     | Closed   | MOSIH is routed directly to MCU. Use for normal SPI mode (default)                   |  |
|                                            |                         | Open     | MOSIH receives MISOL signal. Use for daisy-chain SPI mode.                           |  |

| Jumper  | Reference<br>designator | Position | Function                                                                                 |
|---------|-------------------------|----------|------------------------------------------------------------------------------------------|
| PWMLSEL | J31                     | 1-2      | PWMALTL receives complementary PWMH signal.<br>Enables dead time protection (default).   |
|         |                         | 2-3      | PWMALTL is grounded. Bypasses dead time control (i.e. double-pulse, short-circuit test). |
|         |                         | Open     | Not allowed. PWMALTL is in an unknown state.                                             |
| PWMHSEL | J32                     | 1-2      | PWMALTH receives complementary PWML signal.<br>Enables dead time protection (default).   |
|         |                         | 2-3      | PWMALTH is grounded. Bypasses dead time control (i.e. double-pulse, short-circuit test). |
|         |                         | Open     | Not allowed. PWMALTH is in an unknown state.                                             |

The FRDMGD3100HBIEVM provides configurability for accessing the GD3100 under a few different controls schemes. Some common configurations are summarized below, along with steps to adapt the driver board are described. The jumper functionalities are detailed in <u>Table 5</u>.

#### 4.4.4.1 SPI configuration options

To configure for normal SPI; low and high side GD3100s are addressable separately (default):

- Set CSB (J34) jumper to 1-2
- Set MISO (J35) jumper to 1-2
- Short MOSI (J30) jumper
- From SPIGen, "SPI0" addresses low-side GD3100 (U4) with CSBL; use "SPI1" to address high-side GD3100 (U3) with CSBH.

To configure both GD3100 in daisy-chain configuration:

- Set CSB (J34) jumper to 2-3
- Set MISO (J35) jumper to 2-3
- Open MOSI (J30) jumper
- From SPIGen, use "SPI0" to address both devices in daisy-chain configuration; "SPI1" will be inactive.

#### 4.4.4.2 Configuring dead time application in hardware

To enable dead time and cross-conduction protection, PWMALT receives complimentary signals (default):

- Set PWMHSEL (J32) to 1-2
- Set PWMLSEL (J31) to 1-2

To bypass dead time insertion (set PWMALT = 0) for specialized testing:

- Set PWMHSEL (J32) to 2-3
- Set PWMLSEL (J31) to 2-3

#### 4.4.4.3 Setting method of power supply control (VCCx, VEEx)

VCC and VEE flyback controllers are always ON (default):

• Connect PS\_EN (J25) jumper to 2-3

### FRDMGD3100HBIEVM half-bridge evaluation board

Allow control to turn VCC/VEE flyback supplies ON/OFF:

- Connect PS\_EN (J25) jumper to 1-2
- Utilize EN\_PS signal (J5.10) to enable or disable the power supplies

### 4.4.5 Bottom view



#### 4.4.6 Gate drive resistors

- RGH gate high resistor in series with the GH pin at the output of the GD3100 highside driver and IGBT gate that controls the turn-on current for IGBT gate.
- RGL gate low resistor in series with the GL pin at the output of the GD3100 low-side driver and IGBT gate that controls the turn-off current for IGBT gate.
- RAMC series resistor between IGBT gate and AMC input pin of the GD3100 highside/low-side driver for gate sensing and Active Miller clamping.

#### FRDMGD3100HBIEVM half-bridge evaluation board



## 4.4.7 LED interrupt indicators

Interrupt LEDs are provided to visually alert the user of a reported fault. The LEDs are supplied with 3.3 V from the KL25Z, and are driven directly by the INTB pin of the respective GD3100 device. A 220  $\Omega$  resistor is used for current limiting.

- D14 (INTBH) LED is ON while fault is being reported (INTB low). LED is OFF while no fault is reported (INTB high).
- D25 (INTBL) LED is ON while fault is being reported. LED is OFF while no fault is reported (INTB high).

### FRDMGD3100HBIEVM half-bridge evaluation board



#### Table 6. Interrupt LED definitions

| LED            | Reference<br>designator | Description                                                                                                                                                              |
|----------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Low-side INTB  | D25                     | Connected to the INTB output pin (active low) of low-side<br>GD3100<br>• LED is ON: indicates reported fault, check system<br>• LED is OFF: indicates no reported fault  |
| High-side INTB | D14                     | Connected to the INTB output pin (active low) of high-side<br>GD3100<br>• LED is ON: indicates reported fault, check system<br>• LED is OFF: indicates no reported fault |

## 4.5 Kinetis KL25Z freedom board

The Freedom KL25Z is an ultra-low-cost development platform for Kinetis<sup>®</sup> L Series MCU built on  $Arm^{\$}$  Cortex<sup>®</sup>-M0+ processor.

UM11134 User guide

#### FRDMGD3100HBIEVM half-bridge evaluation board



## 4.6 Logic translator board

The FRDMGD3100HBIEVM includes a logic translator board, which provides simple isolation and is capable of level-shifting communication signals between the MCU and the GD3100 driver board. The driver board is exposed to high voltage, and may require 3.3 V or 5.0 V logic, necessitating an interface board.

Various signals, like the SPI communication, interrupt, fail-safe controls, and PWM pass through the translator board. The translator board provides a configurable output voltage (3.3 V or 5.0 V) going out to the GD3100 driver board.

The translator board also provides the choice of using PWM signals from the MCU, or wiring in an external control from a function generator. Jumper configurations are explained in Figure 11 and Table 7. Test points are reviewed in Table 8.



UM11134 User guide

| Jumper    | Reference<br>designator | Position | Function                                                                                                                                                                                                                 |
|-----------|-------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCCSEL    | J233                    | 1-2      | <ul> <li>5.0 V regulator from KL25Z powers all translator VCC,</li> <li>5.0 V signals to/from the driver board (default)</li> <li>Use with 5.0 V GD3100 (MC33GD3100EK)</li> </ul>                                        |
|           |                         | 2-3      | <ul> <li>3.3 V regulator from KL25Z powers all translator VCC,</li> <li>3.3 V signals to/from the driver board</li> <li>Use with 3.3 V version of GD3100<br/>(MC33GD3100A3EK)</li> </ul>                                 |
|           |                         | Open     | <ul> <li>Not allowed. There is no power provided to logic translators, and no signals will be passed to the driver board.</li> <li>Provide external power to J233, pin 2 (max 5.5 V) to enable communications</li> </ul> |
| PWMH J235 |                         | Closed   | PWMH signal from MCU is passed to the driver board (default)                                                                                                                                                             |
|           |                         | Open     | External signal for PWMH must be provided at EXT_<br>PWMH (TP11)                                                                                                                                                         |
| PWML      | J236                    | Closed   | PWML signal from MCU is passed to the driver board (default)                                                                                                                                                             |
|           |                         | Open     | External signal for PWML must be provided at EXT_<br>PWML (TP10)                                                                                                                                                         |

#### Table 7. Translator board jumper functionality

#### Table 8. Translator board test point definition

| Test point | Reference designator | Definition                                                                        |
|------------|----------------------|-----------------------------------------------------------------------------------|
| EXT_PWML   | TP10                 | PWML signal provided to driver board                                              |
| EXT_PWMH   | TP11                 | PWMH signal provided to driver board                                              |
| GND        | TP12                 | GND connection for translator, also connected to GND on LV domain of driver board |

The translator board in FRDMGD3100HBIEVM supports different configurations for various application tests. The translator supports PWM from either the KL25Z (see <u>Section 4.6.1 "Configuring the translator for KL25Z-controlled PWM"</u>) or from external source (see <u>Section 4.6.2 "Configuring the translator for external PWM control"</u>), one of these implementations will be used in testing. Similarly, based on the GD3100 device populated, the translator for 5.0 V logic operation") or 3.3 V logic (see <u>Section 4.6.4</u> "Configuring the translator for 3.3 V logic operation").

### 4.6.1 Configuring the translator for KL25Z-controlled PWM

By default, the translator is setup to send PWM signals generated on the KL25Z out to the driver board. These signals pass through the translator and are level-shifted according to the translator's own configuration. Test points EXT\_PWML (TP10) and EXT\_PWMH (TP11) are available to monitor commanded PWM state.

To configure the translator board for KL25Z-controlled PWM, perform the following:

- 1. Short PWMH (J235) jumper.
- 2. Short PWML (J236) jumper.
- 3. Use SPIGen to apply double-pulse, short-circuit, or PWM waveforms.

© NXP B.V. 2020. All rights reserved.

#### 4.6.2 Configuring the translator for external PWM control

The translator may be setup to pass externally provided signals to the driver board, normally applied at EXT\_PWML (TP10) and EXT\_PWMH (TP11) test points. These signals do not pass through the translator, so their logic level must match those required by the GD3100 populated on the driver board.

To configure the translator board for external PWM control, perform the following:

- 1. Open PWMH (J235) jumper.
- 2. Open PWML (J236) jumper.
- 3. Apply desired PWM function between EXT\_PWML (TP10) and GND (TP12).
- 4. Apply desired PWM function between EXT\_PWMH (TP11) and GND (TP12).

#### 4.6.3 Configuring the translator for 5.0 V logic operation

This configuration is for use with the 5.0 V gate driver device (MC33GD3100EK) populated on the driver board. The attached KL25Z has a 5.0 V supply (drawn from USB power bus) that is pinned out to the translator for this purpose.

To configure the translator board to send/receive 5.0 V logic level signals, perform the following:

1. Set VCCSEL (J233) jumper to 1-2.

#### 4.6.4 Configuring the translator for 3.3 V logic operation

This configuration is for use with the 3.3 V gate driver device (MC33GD3100A3EK) populated on the driver board. The attached KL25Z has a 3.3 V regulator onboard that is pinned out to the translator for this purpose.

To configure the translator board to send/receive 3.3 V logic level signals, perform the following:

1. Set VCCSEL (J233) jumper to 2-3.

## 5 Configuring the hardware

### 5.1 System setup

FRDMGD3100HBIEVM is connected to any phase of an Infineon Hybrid PACK Drive module with SBE DC Link capacitor as shown in <u>Figure 12</u>. Double pulse and short-circuit testing can be conducted utilizing Windows based PC with SPIGEN software.

Suggested equipments needed for test:

- Rogowski coil high current probe
- High voltage differential voltage probe
- High sample rate digital oscilloscope with probes
- DC link capacitor
- Infineon Hybrid PACK Drive IGBT module
- · Windows 7 based PC
- High voltage DC power supply for DC link
- Low voltage DC power supply for VSUP/GD3100PWR
  - +12 V DC gate drive board low voltage domain

#### FRDMGD3100HBIEVM half-bridge evaluation board

- Voltmeter for monitoring high voltage DC Link supply
- · Load coil for double pulse and short-circuit type 2 testing



### 5.2 Quick start

#### 5.2.1 Scope and purpose

This section provides comprehensive quick start notes for the FRDMGD3100HBIEVM half-bridge evaluation kit. Within a few minutes the user can install SPIGEN application on a PC, power up the half-bridge evaluation kit, start SPI communication, and pass PWM signals to evaluate working operation.

#### 5.2.2 Intended audience

Experienced engineers evaluating GD3100 gate drive device for IGBT control.

#### 5.2.3 Setting up and connecting the evaluation kit

- Download and Install latest SPIGEN software Windows application from NXP.com to your PC (see <u>Section 6.2 "Configuring the FRDM-KL25Z microcode"</u>).
- 2. Assemble the FRDMGD3100HBIEVM with KL25Z micro board and translator board as shown in Figure 2.
- 3. Check jumper configuration on the evaluation board before powering up, and ensure the configuration meets desired use case.
  - a. The default jumper configuration (shipped from factory) is setup normal SPI (nondaisy chain) communication with high-side and low-side driver domains VEE negative supply level active. Also, ensure jumper J233 is populated on Translator board for powering KL25Z micro.

- b. For alternate configurations and setup details, see <u>Section 4.4.3</u>, <u>Section 4.4.4</u> <u>"Signal related jumpers and configuration"</u>, and <u>Section 4.4.7 "LED interrupt indicators"</u>.
- Start SPIGEN application software on PC. Connect USB cable from PC to USBKL25Z port on KL25Z micro board. A successful connection results in a connection successful pop-up (reading "SPI dongle is connected") on the PC with SPIGEN application running.
  - a. KL25Z micro shipped with proper firmware is already flashed. See <u>Section 6</u> <u>"Installation and use of software tools"</u> for additional details.
- Next supply 12 V DC power to low voltage domain of evaluation board (12 V DC to VSUP connection point and grounding to GND1 connection point on low voltage domain).
- Check high-side and low-side driver domain regulated voltage level by checking VCCH and VCCL test points for ~17 V DC with respect to grounding to points GNDH and GNDL in each domain respectively.
  - a. If voltage level on VCCH and VCCL are low adjust R20 potentiometer for proper level as shown in <u>Figure 5</u>.
- With proper PC interface connection and voltage levels, SPI communication can be conducted with GD3100 devices over SPIGen as described in <u>Section 6.3 "Using the</u> <u>SPIGEN graphical user interface"</u>. See GD3100 data sheet for additional details.
  - a. Selecting SPI0 communicates with low-side gate drive device and SPI1 communicates with high-side gate drive device (see Figure 14).
- 8. Apply PWM signals to each gate drive. Gate drive output can be observed on highside and low-side driver devices with test points (GH, GL), or 50  $\Omega$  port (MMCX GATE H/L).
  - a. To receive PWM as provided by the KL25Z, see <u>Section 4.6.1 "Configuring the</u> <u>translator for KL25Z-controlled PWM"</u>. Use SPIGen to control, see <u>Section 6.3.4</u> <u>"Pulse test"</u>.
  - b. To set up for external PWM control, see <u>Section 4.6.2 "Configuring the translator</u> for external PWM control". Apply a control signal with an external function generator.
- For double pulse and short-circuit testing with an IGBT and inductive load, use the "Pulse test" view as part of the SPIGen GUI. Set parameterized pulse widths commanded by the KL25Z.
  - a. For short-circuit testing, PWMHSEL and PWMLSEL must be configured so as to bypass dead time control (see <u>Section 4.4.4.2 "Configuring dead time application</u> <u>in hardware"</u>).

## 6 Installation and use of software tools

Software for FRDMGD3100HBIEVM is distributed with the SPIGen GUI tool (available on <u>NXP.com</u>). Necessary firmware comes pre-installed on the FRDM-KL25Z with the kit.

Even if the user intends to test under other software or PWM, it is recommended the user install this software below as a backup or in help debugging.

FRDMGD3100HBIEVM half-bridge evaluation board



### 6.1 Installing SPIGen on your computer

The latest version of SPIGen supports the GD3100 and is designed to run on any Windows 10, Windows 8, or Windows 7-based operating system. To install the software, do the following:

- 1. Go to <u>www.nxp.com/SPIGen</u> and click **Download**.
- When the SPIGEN: SPI Generator (SPIGen) software page appears, go to the Lab and Test Software section and click Download associated with the description of the selected environment. A wizard guides the user through the process.
- If instructed for the SPIGen wizard to create a shortcut, a SPIGen icon appears on the desktop. By default, the SPIGen executable file is installed at C:\Program Files (x86)\SPIGen.

Installing the device drivers overwrites any previous SPIGen installation and replaces it with a current version containing the GD3100 drivers. However, configuration files (.spi) from the previous version remain intact.

## 6.2 Configuring the FRDM-KL25Z microcode

By default, the FRDM-KL25Z with this kit is preprogrammed with the current and most up-to-date firmware available for the kit.

A way to quickly check that the microcode is programmed and board is functioning properly, is to plug the KL25Z into the computer, open SPIGen, and verify the software version at the bottom is 5.4.7 software (see Figure 14).

In the event of a loss of functionality following a board reset, reprogramming, or a corrupted data issue, the microcode may be rewritten per the following steps:

- 1. To clear the memory and place the board in bootloader mode, hold down the reset button while plugging a USB cable into the **OpenSDA** USB port.
- 2. Verify the board appears as a "BOOTLOADER" device and continue to step 3. If the board appears as KL25Z, you may skip to step 6.
- Download the Firmware Apps .zip archive from the PEMicro OpenSDA web page (<u>http://www.pemicro.com/opensda/</u>). Validate your email address to access the files.

- 4. Find the most recent MDS-DEBUG-FRDM-KL25Z\_Pemicro\_v\*\*\*.SDA and copy/dragand-drop into the **BOOTLOADER** device.
- 5. Reboot the board by unplugging and re-plugging the connection to the **OpenSDA** port. Verify now the device appears as a "KL25Z" device to continue.
- 6. Locate the most recent KL25Z firmware; this is distributed as part of the SPIGen package.
  - a. From the SPIGen install directory, this is located in the **SPI Dongle Firmware** folder and is named of the form "UsbSPIDongleKL25Z\_GD3100\_v\*\*\*.srec".
    - When using translator revC, use the firmware version 5.4.7 or later.
    - When using the translator revB, use the firmware version only up to 5.4.6, to maintain backward compatibility and pinout.
  - b. This .srec file is a product/family-specific configuration file for FRDM-KL25Z containing the pin definitions, SPI/PWM generation code, and pin mapping assignments necessary to interface with the translator board as part of FRDMGD3100HBIEVM.
- With the KL25Z still plugged through the OpenSDA port, copy/drag-and-drop the .srec file into the KL25Z device memory. Once done, disconnect the USB and plug into the other USB port, labeled KL25Z.
  - a. The device may not appear as a distinct device to the computer while connected through the KL25Z USB port, this is normal.
- 8. The FRDM-KL25Z board is now fully set up to work with FRDMGD3100HBIEVM and the SPIGen GUI.
  - a. There is no software stored or present on either the driver or translator boards, only on the FRDM-KL25Z MCU board.

All uploaded firmware is stored in non-volatile memory until the reset button is hit on the FRDM-KL25Z. There is no need to repeat this process upon every power up, and there is no loss of data associated with a single unplug event.

## 6.3 Using the SPIGEN graphical user interface

The SPIGen graphical user interface is available from NXP.com as an evaluation tool demonstrating GD3100-specific functionality, configuration, and fault reporting. SPIGen also includes basic capacity for the FRDMGD3100HBIEVM to control an IGBT, enabling double-pulse or short-circuit testing.

SPI messages can be realized graphically or in hexadecimal format, and the CSB is selectable to address one or both GD3100 present on the board. See Figure 14 for SPIGen graphical user interface for GD3100 internal register read and write access.

UM11134 User guide

#### FRDMGD3100HBIEVM half-bridge evaluation board



Some general guidelines on SPIGen usage:

- When attempting to change operating modes, configuration registers, or status mask bits, ensure the CONFIG\_EN bit in the MODE2 register is set to 1. Fault status bits can be cleared without CONFIG\_EN being set to 1.
- On Mode, Configuration, and Status views, READ operations send identical backto-back commands so the response is obtained upon a single click of the "Read" button. This is normal SPI operation, but is implemented this way for the end-user's convenience.
- On Daisy Chain view, only one READ operation is performed per click. Two READ operations must be performed to obtain response data.
- On all views, WRITE operations are only performed once per click.

### 6.3.1 Mode registers

See Figure 15 for an overview of control options available on the "Mode" view on SPIGen. See GD3100 data sheet for a complete description of MODE1 and MODE2 registers and pin functionalities. The onboard flyback power supply providing VCC and VEE for the HV domains can be enabled (default) or disabled in the event and external supply or characteristic is desired.

#### FRDMGD3100HBIEVM half-bridge evaluation board



#### 6.3.2 Configuration register

See GD3100 data sheet for configuration SPI register descriptions.

When attempting to change configuration parameters, ensure the CONFIG\_EN bit in the MODE2 register is set to 1. READ operations send identical back-to-back commands so the response is obtained upon a single click of the **Read** button. WRITE operations are only performed once per click.



© NXP B.V. 2020. All rights reserved.

### 6.3.3 Status and mask register

See GD3100 data sheet for status and mask SPI register descriptions. INTB indicators mirror the status of the INTB pin on both high-side and low-side GD3100 simultaneously, but only one (either high-side or low-side) can be read at a time over SPI (selected by "SPI 0" or "SPI 1") in this view.

| INTB indicators read back the state<br>of the INTB nin |                       | Dura et      |               |          |                | 5              |                |                |                |                |                |        |        |            |                    |          |
|--------------------------------------------------------|-----------------------|--------------|---------------|----------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--------|--------|------------|--------------------|----------|
| GREY: No fault                                         | Status 1 (0x0A)       | y High slot  | e Fault (Livi | •) 👻     | LOW SIDE       | Fault (LINIE   | 9<br>V         |                |                |                |                |        |        |            |                    |          |
| RED: Fault reported                                    |                       | vccov v      | UV            | SUPOV    | DTSD_IC        | OTSD           | OTW            | CLAMP          | DESAT          | SC             | oc             | 0x0000 | Read   | Clear Bits | READ status regi   | sters to |
| This also mirrors the response of the                  |                       |              |               |          |                |                |                |                |                |                |                |        | write  |            | and latched faults | 3.       |
| INTB LEDs on the board.                                | Status Mask 1 (0x0    | 18)          |               |          |                |                |                |                |                |                |                |        | Read   | Clear Dite |                    |          |
|                                                        | Ý                     | CCOVM V      | UVM           | UPOVM    | -              | OTSDM          | OTWM           | CLAMPM         | -              | -              | -              | 0x0338 | Write  | aca bia    |                    |          |
| Device view:                                           | Status 2 (0x0C)       |              |               |          |                |                |                |                |                |                |                |        |        |            |                    |          |
| Ġ./æ GD3100                                            |                       | BIST         | VDD 0         | OTFLT    | SPIERR         | CONFCRC        | VGE            | WDOG           | COM            | VREF           | VEE            | 00000  | Read   | Clear Bits |                    |          |
| Mode                                                   |                       | FAIL         | 0000          |          |                | ERK            | FLI            | FLI            | ERR            | UV             |                | 00000  | Write  | ┣━━━━      | WRITE status reg   | gisters  |
| - 🔄 Configuration                                      | Chat - March D (D C   | ( <b>c</b> ) |               |          |                |                |                |                |                |                |                |        |        | 1          | to clear faults.   |          |
| - C++ Status                                           | Status Mask 2 (UXU    | 10)          | D             | TELTM    | PIERRM         | CONFCRC        | VGE            | WDOG           | COM            | VREF           | VEEM           |        | Read   | Clear Bits |                    |          |
| Pulse Test                                             |                       |              | -             |          |                | ERRM           | FLTM           | FLTM           | ERRM           | UVM            |                | 0x00EE | Maite  |            |                    |          |
| Daisy Chain                                            | 0                     | = Fault not  | t latched or  | reported | , PWM re       | mains enab     | led            |                |                |                |                |        | VITILE |            |                    |          |
|                                                        |                       |              |               |          |                |                |                |                |                |                |                |        |        |            |                    |          |
|                                                        | Status 3 (0x0E)       |              |               |          |                |                |                |                |                |                |                |        |        |            |                    |          |
|                                                        |                       | -            | -             | -        | FSISO          | PWM            | PWMALT         | FSSTATE        | FSENB          | INTB           | VGE            | 0x0006 | Read   | Clear Bits |                    |          |
|                                                        |                       |              |               |          |                |                |                |                |                |                |                | 0.0000 | Write  |            |                    |          |
|                                                        | Request ADC Comm      | and (0x10    | 0)            |          |                |                |                |                |                |                |                |        |        |            |                    |          |
|                                                        |                       | -            | -             | -        | -              | -              | -              | -              | AMUXSEL        | AMUXSEL        | AMUXSEL        |        | Read   | Clear Bits |                    |          |
|                                                        | IGBT Temp 🗸 🗸         |              |               |          |                |                |                |                | [2]            | [1]            | [0]            | 0x0000 | Write  |            |                    |          |
|                                                        | Request ADC Respo     | onse (0x10   | 0)            |          |                |                |                |                |                |                |                |        |        |            |                    |          |
|                                                        | Decimal Value         | ADCVAL A     | ADCVAL A      | DCVAL    | ADCVAL         |        |        | Clear Bits |                    |          |
|                                                        | 1023                  | [9]          | [8]           | [7]      | [6]            | [5]            | [4]            | [3]            | [2]            | [1]            | [0]            |        |        |            |                    |          |
|                                                        |                       |              |               |          |                |                |                |                |                |                |                |        |        |            |                    |          |
|                                                        | Request BIST Regis    | ter (0x11)   | )             |          |                |                |                |                |                |                |                |        | Deed   | de se Dite |                    |          |
|                                                        | Command R<br>Response | EQBIST R     | EQBIST R      | EQBIST F | REQBIST<br>[6] | REQBIST<br>[5] | REQBIST<br>[4] | REQBIST<br>[3] | REQBIST<br>[2] | REQBIST<br>[1] | REQBIST<br>[0] |        | Read   | Clear bits |                    |          |
|                                                        |                       |              |               |          |                |                |                |                |                |                |                |        | Write  |            |                    |          |
|                                                        |                       |              |               |          |                |                |                |                |                |                |                |        |        |            |                    |          |
|                                                        |                       |              |               |          |                |                |                |                |                |                |                |        |        |            | aaa                | 033478   |
|                                                        |                       |              |               |          |                |                |                |                |                |                |                |        |        |            |                    |          |
| Figure 17. Status,                                     | mask, a               | and          | REC           | QAC      | C              | regi           | ste            | rs v           | iew            |                |                |        |        |            |                    |          |

#### 6.3.4 Pulse test

The Pulse test view allows a few simple waveforms to be applied to the PWM and PWMALT pins, to evaluate with an IGBT.

For double pulse test, short-circuit test, and short-circuit test 2, it is recommended to bypass dead time protection, as described in <u>Section 4.4.4.2 "Configuring dead time</u> <u>application in hardware"</u> so the desired pulse is not distorted by the dead time protection.

For a repeating PWM waveform provided by a timer pin on the KL25Z, use the "PWM Controls" to define frequency and duty cycle. The duty cycle is referenced to PMWH (for example, when duty cycle is set at 80 %, PWMH = 80 %, PWML = 20 %).



#### 6.3.5 Daisy chain

When FRDMGD3100HBIEVM is configured for daisy-chain (see <u>Section 4.4.4.1 "SPI</u> <u>configuration options</u>"), both GD3100 devices can be addressed in the same SPI frame. In daisy-chain configuration, both devices will be addressed by "SPI 0". Neither device will be addressed if "SPI 1" is selected.



UM11134 User guide © NXP B.V. 2020. All rights reserved.

### 6.3.6 Single command

The Single command view contains a log of recent commands, displayed in hexadecimal format. Single SPI commands can be saved and recalled by name. Commands defined here are available for scripting in the Batch commands page. SPI words sent and received (initiated from any tab) are logged here in hexadecimal and can be saved and exported in a text file. Daisy-chain length command structure (n\*24 bit length, where n > 1) are not supported by this view.



### 6.3.7 Batch command

The Batch commands view allows creation of scripts containing commands defined by the Single command page. Batches can be named, saved, and recalled. This is useful for quickly initializing the device after powering up.

The batch commands sent can be logged and saved in a text file. The SPI words sent/ received can be viewed in hexadecimal and exported back in the Single commands view. Daisy-chain length command structure ( $n^{24}$  bit length, where n > 1) are not supported by this view.

UM11134 User guide

# UM11134

#### FRDMGD3100HBIEVM half-bridge evaluation board



## 6.4 Troubleshooting

Some common issues and troubleshooting procedures are detailed below. This is not an exhaustive list by any means, and additional debug may be needed:

| Problem                           | Evaluation                                                    | Explanation                                                                                                                                       | Corrective action(s)                                                                                                                                                                                                                                 |
|-----------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No PWM output (no fault reported) | Check PWM jumper position on translator board                 | Incorrect PWM jumpers obstruct signal path but not report fault                                                                                   | <ul> <li>Set PWMH (J235) and PWML (J236) jumpers properly, for desired control method:</li> <li>KL25Z control configuration reviewed in <u>Section 4.6.1</u></li> <li>External PWM control configuration reviewed in <u>Section 4.6.2</u></li> </ul> |
|                                   | Check correct firmware is in use for translator board version | Firmware includes pin definitions and<br>pinout for KL25Z corresponding to<br>routing and pin allocation on specific<br>translator board revision | Check firmware version in SPIGen,<br>according to Figure 14. Match this<br>to microcode needed for translator<br>board revision, stated in <u>Section 6.2</u> ,<br>step 6.                                                                           |
|                                   | Check PWM control signal                                      | Ensure that proper PWM signal is reaching GD3100                                                                                                  | Monitor EXT_PWML (TP10) and<br>EXT_PWMH (TP11) for commanded<br>PWM state                                                                                                                                                                            |
|                                   | Check FSENB status (see GD3100 pin 15, STATUS3)               | PWM is disabled when FSENB=L                                                                                                                      | Set pin FSENB=H (pin 15) to continue                                                                                                                                                                                                                 |
|                                   | Check CONFIG_EN bit (MODE2)                                   | PWM is disabled when CONFIG_<br>EN=1                                                                                                              | Write CONFIG_EN=0 to continue                                                                                                                                                                                                                        |
| No PWM output (fault reported)    | Check VGE fault (VGE_FLT)                                     | A short on IGBT gate, or too low of<br>VGEMON delay setting causes VGE<br>fault, locking out PWM control of the<br>gate.                          | Clear VGE_FLT bit (STATUS2) to<br>continue. Increase VGEMON delay<br>setting (CONFIG6).<br>If safe operating condition can be<br>guaranteed, set VGE_FLTM (MSK2)<br>bit to 0, to mask fault.                                                         |
|                                   | Check for short-circuit fault (SC) in STATUS1 register        | SC is a severe fault that disables<br>PWM. SC fault cannot be masked                                                                              | <ul> <li>Clear SC fault to continue. Consider<br/>adjusting SC fault settings on<br/>GD3100:</li> <li>Adjust short-circuit threshold<br/>setting (CONFIG2)</li> <li>Adjust short-circuit filter setting<br/>(CONFIG2)</li> </ul>                     |

# UM11134

## FRDMGD3100HBIEVM half-bridge evaluation board

| Problem                                                          | Evaluation                                                   | Explanation                                                                                                                                                          | Corrective action(s)                                                                                                                                                                                                                                                        |
|------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PWM output is good, but with<br>persistent fault reported        | Check for dead time fault (DTFLT) in<br>STATUS2 register     | Dead time is enforced, but fault<br>indicates that PWM controls signals<br>are in violation                                                                          | Clear DTFLT fault bit (STATUS2).<br>Check PWMHSEL (J32) and<br>PWMLSEL (J31) are configured to<br>bypass dead time faults.<br>Consider adjusting dead time settings<br>on GD3100:<br>• Change mandatory PWM dead<br>time setting (CONFIG5)<br>• Mask dead time fault (MSK2) |
|                                                                  | Check for overcurrent (OC) fault in STATUS1 register         | OC fault latches, but does not disable<br>PWM. OC fault cannot be masked.                                                                                            | <ul> <li>Clear OC fault bit (STATUS1).</li> <li>Adjust OC fault detection settings on GD3100:</li> <li>Adjust overcurrent threshold setting (CONFIG1)</li> <li>Adjust overcurrent filter setting (CONFIG1)</li> </ul>                                                       |
| PWM or FSSTATE rising edge has<br>longer delay than falling edge | Check translator output voltage<br>versus GD3100 VDD voltage | Low translator output voltage<br>(compared with correct VDD at<br>GD3100) causes the logic-high<br>threshold at the GD3100 pin to be<br>crossed later than commanded | Check translator output voltage<br>selection (J233) is configured to the<br>same level as the GD3100 VDD<br>Check VCCSEL supply or translator<br>outputs on the translator board for<br>excessive loading or supply droop/<br>pulldown                                      |
| WDOG_FLT reported on startup                                     | Check VSUP and VCC are powered                               | On initialization, watchdog fault is<br>reported when one die is powered up<br>before the other                                                                      | Check VSUP and VCC both have<br>power applied.<br>Clear WDOG_FLT bit (STATUS2) to<br>continue.                                                                                                                                                                              |
| SPIERR reported on startup                                       | Check KL25Z/translator connection                            | On initialization, SPIERR can occur<br>when the SPI bus is open, or when<br>GD3100 IC is powered up before the<br>translator (which provides CSB).                   | Clear SPIERR fault to continue.<br>Reinitialize power to GD3100 after<br>translator is powered (over USB).                                                                                                                                                                  |
| SPIERR reported after SPI message                                | Check bit length of message sent                             | There is SPIERR if SCLK does not<br>see a n*24 multiple of cycles                                                                                                    | Use 24-bit message length for SPI messages                                                                                                                                                                                                                                  |
|                                                                  | Check CRC                                                    | SPIERR faults if CRC provided in<br>sent message is not good                                                                                                         | Use SPIGen to generate commands<br>with valid CRC. The command can be<br>copied in binary or hexadecimal and<br>sent from another program.                                                                                                                                  |
|                                                                  | Check for sufficient dead time<br>between SPI messages       | SPIERR fault bit is set when the<br>time between SPI messages (txfer_<br>delay) received is too short. Minimum<br>required delay time is 19 µs.                      | Check time between CSB rising edge<br>(old message end) and CSB falling<br>edge (new message start) during<br>normal SPI read, and ensure transfer<br>delay dead time check.<br>SPIERR can also be cleared in BIST.                                                         |
| VCCREGUV reported on startup                                     | Check VCCREG potential                                       | Caused by low VCC                                                                                                                                                    | Clear VCCREGUV fault bit<br>(STATUS1).<br>Tune VCC-GNDISO potential with<br>power supply set resistor (R20).                                                                                                                                                                |
| VREFUV reported on startup                                       | Check HV domain is powered correctly                         | Related to slow rise time of VCC<br>supply on HV domain, or failed VREF<br>regulator                                                                                 | Clear VREFUV bit (STATUS2).<br>Reset HV domain supply if fault bit<br>does not clear.                                                                                                                                                                                       |
|                                                                  | Check VCC for undervoltage condition                         | Low VCC is visible indirectly through other HV domain faults                                                                                                         | Tune VCC-GNDISO using R20 feedback                                                                                                                                                                                                                                          |

# UM11134

### FRDMGD3100HBIEVM half-bridge evaluation board

| Problem                                           | Evaluation                                                                                         | Explanation                                                                                                                          | Corrective action(s)                                                                                                                                                                                                                                                 |
|---------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCCOV fault reported on startup                   | Check position of VEEx_SEL (J1, J2) jumpers                                                        | VEEx_SEL jumpers set the VCC/VEE<br>potential relative to each HV domain<br>GND                                                      | Disable HV domain power supplies,<br>and set correct VEExSEL jumpers.<br>See <u>Section 4.4.3.2</u> for details.<br>Clear VCCOV bit (STATUS1) to<br>continue.                                                                                                        |
|                                                   | Check solder joint integrity of VEEx_<br>SEL (J1, J2) jumpers and other<br>VEEx-GNDISOx components | VEEx_SEL jumper (J1, J2) short<br>between 2-3, or low-impedance<br>component failure can cause VCC-<br>VEE potential to exceed VCCOV | Remove power.<br>Check VEEx_SEL jumper integrity.<br>Remove jumper and apply continuity<br>check for 2-3 short.<br>Check that Zener diode regulator is<br>valid in diode check.                                                                                      |
|                                                   | Check VCC-GNDISO potential                                                                         | PWM is disabled during a VCC overvoltage (20 V nom.)                                                                                 | Tune VCC-GNDISO potential to<br>suitable level with power supply set<br>resistor (R20).<br>Clear VCCOV bit (STATUS1) to<br>continue.                                                                                                                                 |
| No PWM during short circuit test                  | Check PWMxSEL jumpers                                                                              | Incorrect configuration of PWMALT<br>pins prevent short-circuit test by<br>enforcing dead time                                       | For short-circuit test, set PWMLSEL<br>(J31) and PWMHSEL (J32) to bypass<br>dead time. See <u>Section 4.4.4.2</u> for<br>details.                                                                                                                                    |
| Bad SPI data, appears to repeat previous response | Check VSUP/VDD for undervoltage condition                                                          | VDD_UV latches SPI buffer contents,<br>preventing updated fault reporting.                                                           | Check voltage provided at VDD pin<br>(pin 3).<br>On each read, compare the address<br>from the sent command and response<br>(a difference indicates that the SPI<br>response is latched due to inactive).<br>Read multiple addresses to ensure a<br>good comparison. |
|                                                   | Check VCC is enabled at PS_EN<br>(J25) jumper                                                      | PS_EN can be enabled/disabled in hardware or software                                                                                | Enable VCC/VEE from SPIGen.<br>If using Rev B translator, set PS_EN<br>(J25) to 2-3 to permanently enable<br>the supply.                                                                                                                                             |
|                                                   | Check VCC for undervoltage                                                                         | Unpowered VCC prevents HV domain<br>from updating data                                                                               | Tune VCC-GNDISO using R20<br>feedback                                                                                                                                                                                                                                |

## 7 Schematics, board layout and bill of materials

The board schematics, board layout and bill of materials are available at <u>http://</u><u>www.nxp.com/FRDMGD3100HBIEVM</u> on the Overview tab under Get Started.

## 8 References

Following are URLs where you can obtain information on related NXP products and application solutions:

| NXP.com support pages | Description          | URL                                 |
|-----------------------|----------------------|-------------------------------------|
| FRDMGD3100HBIEVM      | Tool summary page    | http://www.nxp.com/FRDMGD3100HBIEVM |
| GD3100                | Product summary page | http://www.nxp.com/GD3100           |

UM11134 User guide

## 9 Revision history

| <b>Revision histor</b> | У        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision               | Date     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| v.1                    | 20180702 | Initial version                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| v.2                    | 20190403 | <ul> <li><u>Section 4</u>: complete rewrite</li> <li>Global: various figures, tables updated to support new driver board revision (B)</li> <li>Global: various figures, tables updated to support new translator board revision (C)</li> <li><u>Section 5.2</u>: updated text</li> <li><u>Section 6.2</u>: added SPIGen installation procedure</li> <li><u>Section 6.1</u>: added firmware installation procedure</li> <li><u>Section 6.3</u>: complete rewrite for newest release of SPIGen</li> <li><u>Figure 14, Figure 15, Figure 16, Figure 17, Figure 18, Figure 19</u>: updated for newest SPIGen (v7.2.2) release</li> <li><u>Figure 20, Figure 21</u>: added as general SPIGen support</li> </ul> |
| v.3                    | 20200210 | <ul> <li>Figure 14, Figure 19: updated text</li> <li>Section 6.2: added detail on firmware selection</li> <li>Section 6.3.4: added detail on continuous PWM duty cycle definition</li> <li>Section 6.4: added additional troubleshooting items</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

#### FRDMGD3100HBIEVM half-bridge evaluation board

## **10** Legal information

## **10.1 Definitions**

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

## **10.2 Disclaimers**

Limited warranty and liability - Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors.

**Right to make changes** — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Applications — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a

default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Evaluation products — This product is provided on an "as is" and "with all faults" basis for evaluation purposes only. NXP Semiconductors, its affiliates and their suppliers expressly disclaim all warranties, whether express, implied or statutory, including but not limited to the implied warranties of non-infringement, merchantability and fitness for a particular purpose. The entire risk as to the quality, or arising out of the use or performance, of this product remains with customer. In no event shall NXP Semiconductors, its affiliates or their suppliers be liable to customer for any special, indirect, consequential, punitive or incidental damages (including without limitation damages for loss of business, business interruption, loss of use, loss of data or information, and the like) arising out the use of or inability to use the product, whether or not based on tort (including negligence), strict liability, breach of contract, breach of warranty or any other theory, even if advised of the possibility of such damages. Notwithstanding any damages that customer might incur for any reason whatsoever (including without limitation, all damages referenced above and all direct or general damages), the entire liability of NXP Semiconductors, its affiliates and their suppliers and customer's exclusive remedy for all of the foregoing shall be limited to actual damages incurred by customer based on reasonable reliance up to the greater of the amount actually paid by customer for the product or five dollars (US\$5.00). The foregoing limitations, exclusions and disclaimers shall apply to the maximum extent permitted by applicable law, even if any remedy fails of its essential purpose.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

## **10.3 Trademarks**

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**NXP** — is a trademark of NXP B.V. **SafeAssure** — is a trademark of NXP B.V.

#### FRDMGD3100HBIEVM half-bridge evaluation board

## Tables

| Tab. 1. | Device features5                         |
|---------|------------------------------------------|
| Tab. 2. | Low-voltage (LV) domain 24-pin connector |
|         | definitions7                             |
| Tab. 3. | Driver board test point definitions8     |
| Tab. 4. | Power related jumper definitions         |

| Tab. 5. | Signal related jumper configurations   | 12 |
|---------|----------------------------------------|----|
| Tab. 6. | Interrupt LED definitions              | 16 |
| Tab. 7. | Translator board jumper functionality  | 18 |
| Tab. 8. | Translator board test point definition | 18 |

## **Figures**

| Fig. 1.  | FRDMGD3100HBIEVM1                        |
|----------|------------------------------------------|
| Fig. 2.  | Connecting FRDM-KL25Z, GD3100 half-      |
|          | bridge EVB and translator board6         |
| Fig. 3.  | Evaluation board voltage and interface   |
|          | domains7                                 |
| Fig. 4.  | Key test point locations8                |
| Fig. 5.  | Power supply and jumpers configuration10 |
| Fig. 6.  | Signal related jumper locations          |
| Fig. 7.  | GD3100 evaluation board bottom view      |
| Fig. 8.  | Gate drive resistors15                   |
| Fig. 9.  | LED interrupt indicators16               |
| Fig. 10. | Freedom Development Platform 17          |

Fig. 11. Fig. 12. Fig. 13. Logic translator board ...... 17 FRDM-KL25Z setup and interface ......22 Fig. 14. Fig. 15. Mode registers and GPIO controls view .......25 Fig. 16. Configuration registers view ......25 Fig. 17. Status, mask, and REQADC registers view .....26 Fig. 18. Pulse test view ......27 Fig. 19. Daisy chain view ......27 Fig. 20. Fig. 21. 

## FRDMGD3100HBIEVM half-bridge evaluation board

## Contents

| 1       | FRDMGD3100HBIEVM1                               |
|---------|-------------------------------------------------|
| 2       | Important notice2                               |
| 3       | Getting started 3                               |
| 3.1     | Kit contents/packing list3                      |
| 3.2     | Required equipment3                             |
| 3.3     | System requirements4                            |
| 4       | Getting to know the hardware 4                  |
| 4.1     | Overview4                                       |
| 4.2     | Board features4                                 |
| 4.3     | Device features5                                |
| 4.4     | Board description5                              |
| 4.4.1   | Low-voltage logic and controls connector6       |
| 4.4.2   | Test point definitions8                         |
| 4.4.3   | Power related jumpers configuration             |
| 4.4.3.1 | Configuring power delivery to GD310011          |
| 4.4.3.2 | Configuring VEE for gate drive (GL)11           |
| 4.4.3.3 | Configuring VCC for gate drive (GH)11           |
| 4.4.4   | Signal related jumpers and configuration12      |
| 4.4.4.1 | SPI configuration options13                     |
| 4.4.4.2 | Configuring dead time application in            |
| 4 4 4 0 | naroware                                        |
| 4.4.4.3 | Setting method of power supply control          |
| 4 4 5   | (VCCX, VEEX)                                    |
| 4.4.5   | Bottom view                                     |
| 4.4.6   | Gate drive resistors                            |
| 4.4.7   | LED Interrupt Indicators                        |
| 4.5     | Kinetis KL252 freedom board                     |
| 4.6     | Logic translator board17                        |
| 4.6.1   | Configuring the translator for KL25Z-           |
| 4.6.2   | Configuring the translator for external PWM     |
|         | control 19                                      |
| 4.6.3   | Configuring the translator for 5.0 V logic      |
|         | operation 19                                    |
| 464     | Configuring the translator for 3.3 V logic      |
|         | operation 19                                    |
| 5       | Configuring the hardware 19                     |
| 51      | System setup 19                                 |
| 5.2     | Quick start 20                                  |
| 521     | Scope and purpose 20                            |
| 522     | Intended audience 20                            |
| 523     | Setting up and connecting the evaluation kit 20 |
| 6       | Installation and use of software tools 21       |
| 61      | Installing SPICen on your computer 22           |
| 6.2     | Configuring the ERDM_KI 257 microcode 22        |
| 63      | Using the SPICEN graphical user interface 23    |
| 631     | Mode registers                                  |
| 630     | Configuration register 25                       |
| 0.0.2   | Status and mask register                        |
| 0.0.0   | Dulan toot                                      |
| 0.3.4   | ruise lesi                                      |
| 0.3.3   | Single command                                  |
| 0.3.0   | Single command                                  |
| 0.3.1   | Balch command28                                 |

| 6.4 | Troubleshooting                     | 29 |
|-----|-------------------------------------|----|
| 7   | Schematics, board layout and bill o | f  |
|     | materials                           | 31 |
| 8   | References                          | 31 |
| 9   | Revision history                    | 32 |
| 10  | Legal information                   | 33 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2020.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 10 February 2020 Document identifier: UM11134